Parallel Interleaver Design for a High Throughput HSPA plus /LTE Multi-Standard Turbo Decoder

被引:30
|
作者
Wang, Guohui [1 ]
Shen, Hao [1 ]
Sun, Yang [1 ]
Cavallaro, Joseph R. [1 ]
Vosoughi, Aida [1 ]
Guo, Yuanbin [2 ]
机构
[1] Rice Univ, Dept Elect & Comp Engn, Houston, TX 77005 USA
[2] Futurewei Technol, US Res Ctr, Wireless R&D, Plano, TX 75024 USA
基金
美国国家科学基金会;
关键词
ASIC implementation; HSPA; interleaver; LTE/LTE-advanced; memory contention; parallel processing; turbo decoder; VLSI architecture; CONTENTION-FREE INTERLEAVERS; PERMUTATION POLYNOMIALS; WIMAX;
D O I
10.1109/TCSI.2014.2309810
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
To meet the evolving data rate requirements of emerging wireless communication technologies, many parallel architectures have been proposed to implement high throughput turbo decoders. However, concurrent memory reading/writing in parallel turbo decoding architectures leads to severe memory conflict problem, which has become a major bottleneck for high throughput turbo decoders. In this paper, we propose a flexible and efficient VLSI architecture to solve the memory conflict problem for highly parallel turbo decoders targeting multi-standard 3G/4G wireless communication systems. To demonstrate the effectiveness of the proposed parallel interleaver architecture, we implemented an HSPA+/LTE/LTE-Advanced multi-standard turbo decoder with a 45 nm CMOS technology. The implemented turbo decoder consists of 16 Radix-4 MAP decoder cores, and the chip core area is 2.43 mm(2). When clocked at 600 MHz, this turbo decoder can achieve a maximum decoding throughput of 826 Mbps in the HSPA+ mode and 1.67 Gbps in the LTE/LTE-Advanced mode, exceeding the peak data rate requirements for both standards.
引用
收藏
页码:1376 / 1389
页数:14
相关论文
共 50 条
  • [21] Design and Implementation of the Parameterized Multi-Standard High-Throughput Radix-4 Viterbi Decoder on FPGA
    Li, Rongchun
    Dou, Yong
    Lei, Yuanwu
    Ni, Shice
    Guo, Song
    IEICE TRANSACTIONS ON COMMUNICATIONS, 2012, E95B (05) : 1602 - 1611
  • [22] High Throughput Turbo Decoder Design for GPP Platform
    Zhang, Suiping
    Qian, Rongrong
    Peng, Tao
    Duan, Ran
    Chen, Kuilin
    2012 7TH INTERNATIONAL ICST CONFERENCE ON COMMUNICATIONS AND NETWORKING IN CHINA (CHINACOM), 2012, : 817 - 821
  • [23] High performance, high throughput turbo/SOVA decoder design
    Wang, ZF
    Parhi, KK
    IEEE TRANSACTIONS ON COMMUNICATIONS, 2003, 51 (04) : 570 - 579
  • [24] Research and Design of an Efficient Multi-standard Video Decoder Architecture
    Liu H.
    Wang Z.
    Liang L.
    Hunan Daxue Xuebao/Journal of Hunan University Natural Sciences, 2019, 46 (10): : 117 - 124
  • [25] VLSI design of a fully-parallel high-throughput decoder for turbo Gallager codes
    Fanucci, Luca
    Ciao, Pasquale
    Colavolpe, Giulio
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2006, E89A (07) : 1976 - 1986
  • [26] A MULTI-STANDARD VIDEO DECODER FOR HIGH DEFINITION VIDEO APPLICATIONS
    Chien, Cheng-An
    Chien, Chih-Da
    Chu, Jui-Chin
    Guo, Jiun-In
    Cheng, Ching-Hwa
    ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 1933 - 1933
  • [27] Highly Scalable On-the-Fly Interleaved Address Generation for UMTS/HSPA plus Parallel Turbo Decoder
    Vosoughi, Aida
    Wang, Guohui
    Shen, Hao
    Cavallaro, Joseph R.
    Guo, Yuanbin
    PROCEEDINGS OF THE 2013 IEEE 24TH INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS (ASAP 13), 2013, : 356 - 362
  • [28] High performance parallel turbo decoder with configurable interleaving network for LTE application
    Yan, Zhiting
    He, Guanghui
    He, Weifeng
    Wang, Shuaijie
    Mao, Zhigang
    INTEGRATION-THE VLSI JOURNAL, 2016, 52 : 77 - 90
  • [29] A Platform-based SoC Design for a Multi-Standard Audio Decoder
    Tsai, Tsung-Han
    Liu, Hsing-Chuang
    Chang, Wei-Chin
    Liu, Chun-Nan
    2008 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS PROCEEDINGS, VOLS 1 AND 2: VOL 1: COMMUNICATION THEORY AND SYSTEM, 2008, : 850 - 853
  • [30] Design of transform and quantization circuit for multi-standard integrated video decoder
    Lee, Seonyoung
    Cho, Kyeongsoon
    2007 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS, VOLS 1 AND 2, 2007, : 181 - 186