Subthreshold Characteristic Analysis and Models for Tri-Gate SOI MOSFETs Using Substrate Bias Induced Effects

被引:14
|
作者
Gola, Deepti [1 ]
Singh, Balraj [2 ]
Tiwari, Pramod Kumar [1 ]
机构
[1] Indian Inst Technol Patna, Dept Elect Engn, Patna 801103, Bihar, India
[2] Govind Ballabh Pant Inst Engn & Technol, Dept Elect & Commun Engn, Pauri 246194, India
关键词
Subthreshold current; substrate bias; silicon-on-insulator MOSFETs; drain induced barrier lowering; subthreshold swing; THRESHOLD VOLTAGE MODEL; CHANNEL;
D O I
10.1109/TNANO.2019.2906567
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper proposes the substrate bias voltage dependent subthreshold models of channel potential, threshold voltage, current, drain induced barrier lowering, and subthreshold swing for tri-gate silicon-on-insulator (SOI) MOSFETs (TG-MOSFETs). The substrate induced surface potential effect has also been included in the derived models. A quasi-three-dimensional (3-D) approach has been used to derive the minimum of channel potential, which is later used to derive models of threshold voltage, current, drain induced barrier lowering, and swing. The analytical results of TG-SOI MOSFET have been compared with the simulation results obtained from the Visual TCAD, a 3-D device simulator from Cogenda Pvt. Ltd.
引用
收藏
页码:329 / 335
页数:7
相关论文
共 50 条
  • [31] Self-heating and Negative Differential Conductance Improvement by Substrate Bias Voltage in Tri-gate Junctionless Transistor
    Gola, Deepti
    Duksh, Yograj Singh
    Singh, Balraj
    Tiwari, Pramod Kumar
    SILICON, 2022, 14 (05) : 2219 - 2224
  • [32] On the subthreshold swing and short channel effects in single and double gate deep submicron SOI-MOSFETs
    Rauly, E
    Potavin, O
    Balestra, F
    Raynaud, C
    SOLID-STATE ELECTRONICS, 1999, 43 (11) : 2033 - 2037
  • [33] 3D Monte Carlo Simulation of Tri-Gate MOSFETs Using Tetrahedral Finite Elements
    Aldegunde, Manuel
    Garcia-Loureiro, Antonio J.
    Martinez, Antonio
    Kalna, Karol
    SISPAD: 2008 INTERNATIONAL CONFERENCE ON SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES, 2008, : 153 - +
  • [34] Impact of back gate bias on hot-carrier effects of n-channel tri-gate FETs (TGFETs)
    Lin, Chia-Pin
    Tsui, Bing-Yue
    2006 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS, AND APPLICATIONS (VLSI-TSA), PROCEEDINGS OF TECHNICAL PAPERS, 2006, : 82 - +
  • [35] AN ANALYTICAL BACK GATE BIAS DEPENDENT SUBTHRESHOLD SWING MODEL FOR ACCUMULATION-MODE P-CHANNEL SOI MOSFETS
    NIU, GF
    RUAN, G
    SOLID-STATE ELECTRONICS, 1995, 38 (10) : 1805 - 1810
  • [36] Influence of Device Scaling on Low-Frequency Noise in SOI Tri-gate N- and P-type Si Nanowire MOSFETs
    Koyama, M.
    Casse, M.
    Coquand, R.
    Barraud, S.
    Ghibaudo, G.
    Iwai, H.
    Reimbold, G.
    2013 PROCEEDINGS OF THE EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE (ESSDERC), 2013, : 300 - 303
  • [37] Analysis of coupling effect between TID and SET in SOI Tri-Gate nanowire field-effect transistors
    Zhou, Xilong
    Yin, Chenyu
    Liu, Hongxia
    Chen, Shupeng
    Wang, Shulong
    Huang, Junjie
    Yan, Zhanpeng
    Liu, Chang
    NANOTECHNOLOGY, 2024, 35 (50)
  • [38] Threshold Voltage Control by Substrate Bias in 10-nm-Diameter Tri-Gate Nanowire MOSFET on Ultrathin BOX
    Ota, Kensuke
    Saitoh, Masumi
    Tanaka, Chika
    Numata, Toshinori
    IEEE ELECTRON DEVICE LETTERS, 2013, 34 (02) : 187 - 189
  • [39] Systematic Understanding of Self-Heating Effects in Tri-Gate Nanowire MOSFETs Considering Device Geometry and Carrier Transport
    Ota, Kensuke
    Saitoh, Masumi
    Tanaka, Chika
    Nakabayashi, Yukio
    Numata, Toshinori
    2011 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2011,
  • [40] Experimental demonstration and analysis of high performance and low 1/f noise Tri-gate MOSFETs by optimizing device structure
    Cheng, Weitao
    Teramoto, Akinobu
    Ohmi, Tadahiro
    MICROELECTRONIC ENGINEERING, 2009, 86 (7-9) : 1786 - 1788