Subthreshold Characteristic Analysis and Models for Tri-Gate SOI MOSFETs Using Substrate Bias Induced Effects

被引:14
|
作者
Gola, Deepti [1 ]
Singh, Balraj [2 ]
Tiwari, Pramod Kumar [1 ]
机构
[1] Indian Inst Technol Patna, Dept Elect Engn, Patna 801103, Bihar, India
[2] Govind Ballabh Pant Inst Engn & Technol, Dept Elect & Commun Engn, Pauri 246194, India
关键词
Subthreshold current; substrate bias; silicon-on-insulator MOSFETs; drain induced barrier lowering; subthreshold swing; THRESHOLD VOLTAGE MODEL; CHANNEL;
D O I
10.1109/TNANO.2019.2906567
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper proposes the substrate bias voltage dependent subthreshold models of channel potential, threshold voltage, current, drain induced barrier lowering, and subthreshold swing for tri-gate silicon-on-insulator (SOI) MOSFETs (TG-MOSFETs). The substrate induced surface potential effect has also been included in the derived models. A quasi-three-dimensional (3-D) approach has been used to derive the minimum of channel potential, which is later used to derive models of threshold voltage, current, drain induced barrier lowering, and swing. The analytical results of TG-SOI MOSFET have been compared with the simulation results obtained from the Visual TCAD, a 3-D device simulator from Cogenda Pvt. Ltd.
引用
收藏
页码:329 / 335
页数:7
相关论文
共 50 条
  • [41] Impact of substrate bias on radiation-induced edge effects in MOSFETs
    Hu Zhi-Yuan
    Liu Zhang-Li
    Shao-Hua
    Zhang Zheng-Xuan
    Ning Bing-Xu
    Chen Ming
    Bi Da-Wei
    Zou Shi-Chang
    CHINESE PHYSICS B, 2011, 20 (12)
  • [42] Impact of substrate bias on radiation-induced edge effects in MOSFETs
    胡志远
    刘张李
    邵华
    张正选
    宁冰旭
    陈明
    毕大炜
    邹世昌
    Chinese Physics B, 2011, 20 (12) : 185 - 190
  • [43] Modeling of Back-Gate Effects on Gate-Induced Drain Leakage and Gate Currents in UTB SOI MOSFETs
    Lin, Yen-Kai
    Kushwaha, Pragya
    Agarwal, Harshit
    Chang, Huan-Lin
    Duarte, Juan Pablo
    Sachid, Angada B.
    Khandelwal, Sourabh
    Salahuddin, Sayeef
    Hu, Chenming
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2017, 64 (10) : 3986 - 3990
  • [44] New Findings on the Drain-Induced Barrier Lowering Characteristics for Tri-Gate Germanium-on-Insulator p-MOSFETs
    Wu, Shu-Hua
    Yu, Chang-Hung
    Su, Pin
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2015, 3 (06): : 441 - 446
  • [45] Total Ionizing Dose Effects Modeling in Common-Gate Tri-Gate FinFETs Using Verilog-A
    Gorbunov, Maxim S.
    Zebrev, Gennady I.
    INTERNATIONAL CONFERENCE ON MICRO- AND NANO-ELECTRONICS 2016, 2016, 10224
  • [46] MEASUREMENT AND SIMULATION OF FLOATING SUBSTRATE EFFECTS ON THE INTRINSIC GATE CAPACITANCE CHARACTERISTICS OF SOI N-MOSFETS
    FLANDRE, D
    ELECTRONICS LETTERS, 1992, 28 (10) : 967 - 969
  • [47] Experimental Demonstration of Ω-Gate SOI Nanowire MOS Transistors' Mobility Variation Induced by Substrate Bias
    Bergamaschi, F. E.
    Ribeiro, T. A.
    Paz, B. C.
    de Souza, M.
    Barraud, S.
    Casse, M.
    Vinet, M.
    Faynot, O.
    Pavanello, M. A.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2022, 69 (07) : 4022 - 4028
  • [48] Threshold voltage model for deep-submicron fully depleted SOI MOSFETs with back gate substrate induced surface potential effects
    Imam, MA
    Osman, MA
    Osman, AA
    MICROELECTRONICS RELIABILITY, 1999, 39 (04) : 487 - 495
  • [49] Modeling the threshold voltage of long and short-channel fully depleted SOI MOSFETs with back gate substrate induced surface effects
    Imam, MA
    Osman, MA
    Osman, AA
    1997 21ST INTERNATIONAL CONFERENCE ON MICROELECTRONICS - PROCEEDINGS, VOLS 1 AND 2, 1997, : 343 - 346
  • [50] Analysis of Underlap Tri-Gate FinFET and Its Capacitance Effects for Analog/Radio Frequency Applications
    Bha, J. K. Kasthuri
    Priya, P. Aruna
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2023, 18 (09) : 1037 - 1047