Subthreshold Characteristic Analysis and Models for Tri-Gate SOI MOSFETs Using Substrate Bias Induced Effects

被引:14
|
作者
Gola, Deepti [1 ]
Singh, Balraj [2 ]
Tiwari, Pramod Kumar [1 ]
机构
[1] Indian Inst Technol Patna, Dept Elect Engn, Patna 801103, Bihar, India
[2] Govind Ballabh Pant Inst Engn & Technol, Dept Elect & Commun Engn, Pauri 246194, India
关键词
Subthreshold current; substrate bias; silicon-on-insulator MOSFETs; drain induced barrier lowering; subthreshold swing; THRESHOLD VOLTAGE MODEL; CHANNEL;
D O I
10.1109/TNANO.2019.2906567
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper proposes the substrate bias voltage dependent subthreshold models of channel potential, threshold voltage, current, drain induced barrier lowering, and subthreshold swing for tri-gate silicon-on-insulator (SOI) MOSFETs (TG-MOSFETs). The substrate induced surface potential effect has also been included in the derived models. A quasi-three-dimensional (3-D) approach has been used to derive the minimum of channel potential, which is later used to derive models of threshold voltage, current, drain induced barrier lowering, and swing. The analytical results of TG-SOI MOSFET have been compared with the simulation results obtained from the Visual TCAD, a 3-D device simulator from Cogenda Pvt. Ltd.
引用
收藏
页码:329 / 335
页数:7
相关论文
共 50 条
  • [21] Characteristics of sub 5nm Tri-Gate Nanowire MOSFETs with Single and Poly Si Channels in SOI Structure
    Suk, Sung Dae
    Li, Ming
    Yeoh, Yun Young
    Yeo, Kyoung Hwan
    Ha, Jae Kyu
    Lim, Hyunseok
    Park, HyunWoo
    Kim, Dong-Won
    Chung, TaeYoung
    Oh, Kyung Seok
    Lee, Won-Seong
    2009 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2009, : A142 - A143
  • [22] Effects of High-k Dielectrics with Metal Gate for Electrical Characteristics of SOI TRI-GATE FinFET Transistor
    Rahou, Fatima Zohra
    Bouazza, A. Guen
    Bouazza, B.
    JOURNAL OF NANO- AND ELECTRONIC PHYSICS, 2016, 8 (04)
  • [23] Comparative Analysis of Subthreshold Swing Models for Different Double Gate MOSFETs
    Sadi, Mehdi Zahid
    Karmakar, Nittaranjan
    Alam, Mohammed Khorshed
    Islam, M. S.
    PROCEEDINGS OF ICECE 2008, VOLS 1 AND 2, 2008, : 152 - 157
  • [24] Short channel effects and subthreshold operation in single and double gate deep submicron SOI MOSFETS
    Rauly, E
    Potavin, O
    Balestra, F
    Raynaud, C
    PROCEEDINGS OF THE NINTH INTERNATIONAL SYMPOSIUM ON SILICON-ON-INSULATOR TECHNOLOGY AND DEVICES, 1999, 99 (03): : 266 - 271
  • [25] Substrate bias effect linked to parasitic series resistance in multiple-gate SOI MOSFETs
    Rudenko, Tamara
    Kilchytska, Valeria
    Collaert, Nadine
    Jurczak, Malgorzata
    Nazarov, Alexey
    Flandre, Denis
    IEEE ELECTRON DEVICE LETTERS, 2007, 28 (09) : 834 - 836
  • [26] ANALYSIS OF FLOATING SUBSTRATE EFFECTS ON THE INTRINSIC GATE CAPACITANCE OF SOI MOSFETS USING 2-DIMENSIONAL DEVICE SIMULATION
    FLANDRE, D
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1993, 40 (10) : 1789 - 1796
  • [27] Characteristic Analysis of Triple Material Tri-Gate Junctionless Tunnel Field Effect Transistor
    Dewan, Monzurul Islam
    Bin Kashem, Md. Tashfiq
    Subrina, Samia
    2016 9TH INTERNATIONAL CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (ICECE), 2016, : 333 - 336
  • [28] Semi-analytical modelling of short channel effects in Si double gate, tri-gate and gate all-around MOSFETs
    Tsormpatzoglou, A.
    Dimitriadis, C. A.
    Clerc, R.
    Pananakakis, G.
    Ghibaudo, G.
    PHYSICA STATUS SOLIDI C - CURRENT TOPICS IN SOLID STATE PHYSICS, VOL 5, NO 12 2008, 2008, 5 (12): : 3605 - +
  • [29] Experimental study of back gate bias effect and short channel effect in ultra-thin buried oxide tri-gate nanowire MOSFETs
    Ota, K.
    Saitoh, M.
    Tanaka, C.
    Numata, T.
    SOLID-STATE ELECTRONICS, 2014, 91 : 123 - 126
  • [30] Self-heating and Negative Differential Conductance Improvement by Substrate Bias Voltage in Tri-gate Junctionless Transistor
    Deepti Gola
    Yograj Singh Duksh
    Balraj Singh
    Pramod Kumar Tiwari
    Silicon, 2022, 14 : 2219 - 2224