Coarse-grained Reconfigurable Hardware Accelerator of Machine Learning Classifiers

被引:0
|
作者
Vranjkovic, Vuk [1 ]
Struharik, Rastislav [1 ]
机构
[1] Univ Novi Sad, Fac Tech Sci, Trg Dositeja Obradovica 6, Novi Sad 21000, Serbia
关键词
Data Mining; Machine Learning; Decision Trees; Support Vector Machines; Artificial Neural Networks; Hardware Acceleration; Reconfigurable Hardware; FPGA; WEKA; R project;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper a universal, coarse-grained reconfigurable architecture for hardware acceleration of decision trees (DTs), artificial neural networks (ANNs), and support vector machines (SVMs) is proposed. Using proposed architecture, two versions of DTs (Functional DT and Axis-Parallel DT), two versions of SVMs (with polynomial and radial kernels) and two versions of ANNs (Multi Layer Perceptron and Radial Basis), have been implemented in FPGA. Experimental results, based on 18 benchmark datasets from standard UCI Machine Learning Repository Database, indicate that FPGA implementation provides significant improvement (1-3 orders of magnitude) in the average instance classification time, in comparison with software implementations, based on WEKA and R project.
引用
收藏
页码:193 / 196
页数:4
相关论文
共 50 条
  • [1] Hardware Virtualization On Coarse-Grained Reconfigurable Architectures
    Lo, Thiago Berticelli
    Carro, Luigi
    Schneider Beck, Antonio Carlos
    [J]. PROCEEDINGS OF IV BRAZILIAN SYMPOSIUM ON COMPUTING SYSTEMS ENGINEERING SBESC 2014, 2014, : 55 - 60
  • [2] AIScale - A Coarse Grained Reconfigurable CNN Hardware Accelerator
    Struharik, Rastislav
    Vukobratovic, Bogdan
    [J]. 2017 IEEE EAST-WEST DESIGN & TEST SYMPOSIUM (EWDTS), 2017,
  • [3] A Coarse-Grained Reconfigurable Architecture for a PRET Machine
    Siqueira, Hadley
    Kreutz, Marcio
    [J]. 2018 VIII BRAZILIAN SYMPOSIUM ON COMPUTING SYSTEMS ENGINEERING (SBESC 2018), 2018, : 237 - 242
  • [4] Design and Implementation of a Coarse-grained Dynamically Reconfigurable Multimedia Accelerator
    Nguyen, Hung K.
    Tran, Xuan-Tu
    [J]. ACM TRANSACTIONS ON PARALLEL COMPUTING, 2022, 9 (03)
  • [5] Zippy - A coarse-grained reconfigurable array with support for hardware virtualization
    Plessl, C
    Platzner, M
    [J]. 16TH INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURE AND PROCESSORS, PROCEEDINGS, 2005, : 213 - 218
  • [6] Design and implementation of a coarse-grained dynamically reconfigurable hardware architecture
    Becker, J
    Pionteck, T
    Habermann, C
    Glesner, M
    [J]. IEEE COMPUTER SOCIETY WORKSHOP ON VLSI 2001, PROCEEDINGS, 2001, : 41 - 46
  • [7] Implementing an adaptive Viterbi algorithm in coarse-grained reconfigurable hardware
    Rauwerda, GK
    Smit, GJM
    Brugger, W
    [J]. ERSA'05: PROCEEDINGS OF THE 2005 INTERNATIONAL CONFERENCE ON ENGINEERING OF RECONFIGURABLE SYSTEMS AND ALGORITHMS, 2005, : 62 - 68
  • [8] An Open-Hardware Coarse-Grained Reconfigurable Array for Edge Computing
    Alvarez, Ruben Rodriguez
    Denkinger, Benoit
    Sapriza, Juan
    Calero, Jose Miranda
    Ansaloni, Giovanni
    Alonso, David Atienza
    [J]. PROCEEDINGS OF THE 20TH ACM INTERNATIONAL CONFERENCE ON COMPUTING FRONTIERS 2023, CF 2023, 2023, : 391 - 392
  • [9] A Novel Loop Adaptive Hardware Design for Coarse-Grained Reconfigurable Array
    Ge, Wei
    Wen, Wen
    Qi, Zhi
    [J]. PROCEEDINGS OF THE 2013 FOURTH INTERNATIONAL CONFERENCE ON INTELLIGENT CONTROL AND INFORMATION PROCESSING (ICICIP), 2013, : 518 - 522
  • [10] Towards software defined radios using coarse-grained reconfigurable hardware
    Rauwerda, Gerard K.
    Heysters, Paul M.
    Smit, Gerard J. M.
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2008, 16 (01) : 3 - 13