Time-Mode Techniques for Fast-Locking Phase-Locked Loops

被引:0
|
作者
Jarrett-Amor, Durand [1 ]
Park, Young Jun [1 ]
Yuan, Fei [1 ]
机构
[1] Ryerson Univ, Dept Elect & Comp Engn, Toronto, ON, Canada
关键词
time-mode signal processing; time amplifiers; phase-locked loops; TO-DIGITAL CONVERTER;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A fast-locking phase-locked loop (PLL) with variable loop dynamics is proposed. The PLL employs a time amplifier (TA) with a variable gain to amplify the phase difference between the reference clock and the output of the voltage controlled oscillator (VCO). It operates by dynamically increasing the bandwidth of the PLL during locking state to speed up locking process and decreasing the bandwidth of the PLL in locked state to optimize the performance of the PLL. The insertion of the TA also reduces the time constant of the loop filter without sacrificing performance, thereby allowing the reduction of the resistance and capacitance of the loop filter subsequently their silicon and power consumption. The increased width of Up and Down pulses also enable the reduction of the current of the charge pump while achieving the same variation of the control voltage thereby lowering the power consumption. Two identical PLLs, one with the TA and the other without were designed in an IBM 0.13 mu m CMOS 1.2 V technology and analyzed using SpectreRF from Cadence Design Systems with BSIM4 device models. Both critically damped and under-damped cases were investigated. Simulation results demonstrate that in the critically damped case, the lock time of the PLL with the TA is 0.42 mu s while that without is 0.52 mu s. In the under damped case, the lock time of the PLL with the TA is 0.30 mu s while that without is 1.54 mu s.
引用
收藏
页码:1790 / 1793
页数:4
相关论文
共 50 条
  • [41] THE DYNAMICS OF PHASE-LOCKED LOOPS
    PONZO, PJ
    WAX, N
    JOURNAL OF THE FRANKLIN INSTITUTE-ENGINEERING AND APPLIED MATHEMATICS, 1991, 328 (2-3): : 179 - 188
  • [42] Current-mode phase-locked loops - A new architecture
    DiClemente, Dominic
    Yuan, Fei
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2007, 54 (04) : 303 - 307
  • [44] Supply-Noise Mitigation Techniques in Phase-Locked Loops
    Arakali, Abhijith
    Talebbeydokthi, Nema
    Gondi, Srikanth
    Hanumolu, Pavan Kumar
    ESSCIRC 2008: PROCEEDINGS OF THE 34TH EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2008, : 374 - +
  • [45] Digital phase-locked loops with a wide locking range using a fractional divider
    Sato, F
    Saba, T
    Mori, S
    Park, DK
    ELECTRONICS AND COMMUNICATIONS IN JAPAN PART I-COMMUNICATIONS, 1995, 78 (12): : 74 - 82
  • [46] A wide frequency range delay line for fast-locking and low power delay-locked-loops
    Estebsari, Motahhareh
    Gholami, Mohammad
    Ghahramanpour, Mohammad Javad
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2017, 90 (02) : 427 - 434
  • [47] A wide frequency range delay line for fast-locking and low power delay-locked-loops
    Motahhareh Estebsari
    Mohammad Gholami
    Mohammad Javad Ghahramanpour
    Analog Integrated Circuits and Signal Processing, 2017, 90 : 427 - 434
  • [48] Novel Power-Efficient Fast-Locking Phase-Locked Loop Based on Adaptive Time-to-Digital Converter-Aided Acceleration Compensation Technology
    Sun, Ligong
    Luo, Yixin
    Deng, Zhiyao
    Wang, Jinchan
    Liu, Bo
    ELECTRONICS, 2024, 13 (18)
  • [49] Fast-Locking Phase Locked Loop Dominated by SMC at VCO Voltage Tuning End
    Pu, Hongping
    Yang, Shiyong
    Xiong, Xingzhong
    Liu, Yongchun
    He, Jian
    Zheng, Xiaoxia
    IEEE ACCESS, 2024, 12 : 112135 - 112143
  • [50] A Nonlinear Phase Frequency Detector for Fast-Lock Phase-Locked Loops
    Lan, Jinbao
    Lai, Fengchang
    Gao, Zhiqiang
    Ma, Hua
    Zhang, Jianwei
    2009 IEEE 8TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2009, : 1117 - +