Time-Mode Techniques for Fast-Locking Phase-Locked Loops

被引:0
|
作者
Jarrett-Amor, Durand [1 ]
Park, Young Jun [1 ]
Yuan, Fei [1 ]
机构
[1] Ryerson Univ, Dept Elect & Comp Engn, Toronto, ON, Canada
关键词
time-mode signal processing; time amplifiers; phase-locked loops; TO-DIGITAL CONVERTER;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A fast-locking phase-locked loop (PLL) with variable loop dynamics is proposed. The PLL employs a time amplifier (TA) with a variable gain to amplify the phase difference between the reference clock and the output of the voltage controlled oscillator (VCO). It operates by dynamically increasing the bandwidth of the PLL during locking state to speed up locking process and decreasing the bandwidth of the PLL in locked state to optimize the performance of the PLL. The insertion of the TA also reduces the time constant of the loop filter without sacrificing performance, thereby allowing the reduction of the resistance and capacitance of the loop filter subsequently their silicon and power consumption. The increased width of Up and Down pulses also enable the reduction of the current of the charge pump while achieving the same variation of the control voltage thereby lowering the power consumption. Two identical PLLs, one with the TA and the other without were designed in an IBM 0.13 mu m CMOS 1.2 V technology and analyzed using SpectreRF from Cadence Design Systems with BSIM4 device models. Both critically damped and under-damped cases were investigated. Simulation results demonstrate that in the critically damped case, the lock time of the PLL with the TA is 0.42 mu s while that without is 0.52 mu s. In the under damped case, the lock time of the PLL with the TA is 0.30 mu s while that without is 1.54 mu s.
引用
收藏
页码:1790 / 1793
页数:4
相关论文
共 50 条
  • [31] Real-time video phase-locked loops
    Boyd, JE
    Sayles, M
    EIGHTH IEEE INTERNATIONAL CONFERENCE ON COMPUTER VISION, VOL II, PROCEEDINGS, 2001, : 742 - 742
  • [32] Robust and fast backbone tracking via phase-locked loops
    Hippold, Patrick
    Scheel, Maren
    Renson, Ludovic
    Krack, Malte
    MECHANICAL SYSTEMS AND SIGNAL PROCESSING, 2024, 220
  • [33] ANALYTIC STRUCTURE OF PHASE-LOCKED LOOPS IN COMPLEX TIME
    TANAKA, HA
    MATSUDA, T
    OISHI, S
    HORIUCHI, K
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 1994, E77A (11) : 1777 - 1782
  • [34] INTERFERENCES IN PHASE-LOCKED LOOPS
    BLANCHARD, A
    IEEE TRANSACTIONS ON AEROSPACE AND ELECTRONIC SYSTEMS, 1974, AE10 (05) : 686 - 697
  • [35] PHASE-MODULATION TECHNIQUES SIMPLIFY ANALYSIS OF PHASE-LOCKED LOOPS
    RANDS, R
    ELECTRONICS, 1975, 48 (17): : 94 - 98
  • [36] PHASE-LOCKED LOOPS AND SAMPLING
    REY, TJ
    PROCEEDINGS OF THE INSTITUTE OF ELECTRICAL AND ELECTRONICS ENGINEERS, 1971, 59 (09): : 1357 - &
  • [37] Digital Phase-Locked Loops
    Levantino, Salvatore
    2018 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2018,
  • [38] CHAOS IN PHASE-LOCKED LOOPS
    CHOU, JH
    CHU, YH
    CHANG, S
    ELECTRONICS LETTERS, 1991, 27 (09) : 750 - 751
  • [39] Wideband Chirp Generation Techniques in Digital Phase-Locked Loops
    Cherniak, Dmytro
    Levantino, Salvatore
    Samori, Carlo
    Nonis, Roberto
    2016 12TH CONFERENCE ON PH.D. RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIME), 2016,
  • [40] DIGITAL PHASE-LOCKED LOOPS
    不详
    HEWLETT-PACKARD JOURNAL, 1987, 38 (10): : 15 - 15