Time-Mode Techniques for Fast-Locking Phase-Locked Loops

被引:0
|
作者
Jarrett-Amor, Durand [1 ]
Park, Young Jun [1 ]
Yuan, Fei [1 ]
机构
[1] Ryerson Univ, Dept Elect & Comp Engn, Toronto, ON, Canada
关键词
time-mode signal processing; time amplifiers; phase-locked loops; TO-DIGITAL CONVERTER;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A fast-locking phase-locked loop (PLL) with variable loop dynamics is proposed. The PLL employs a time amplifier (TA) with a variable gain to amplify the phase difference between the reference clock and the output of the voltage controlled oscillator (VCO). It operates by dynamically increasing the bandwidth of the PLL during locking state to speed up locking process and decreasing the bandwidth of the PLL in locked state to optimize the performance of the PLL. The insertion of the TA also reduces the time constant of the loop filter without sacrificing performance, thereby allowing the reduction of the resistance and capacitance of the loop filter subsequently their silicon and power consumption. The increased width of Up and Down pulses also enable the reduction of the current of the charge pump while achieving the same variation of the control voltage thereby lowering the power consumption. Two identical PLLs, one with the TA and the other without were designed in an IBM 0.13 mu m CMOS 1.2 V technology and analyzed using SpectreRF from Cadence Design Systems with BSIM4 device models. Both critically damped and under-damped cases were investigated. Simulation results demonstrate that in the critically damped case, the lock time of the PLL with the TA is 0.42 mu s while that without is 0.52 mu s. In the under damped case, the lock time of the PLL with the TA is 0.30 mu s while that without is 1.54 mu s.
引用
收藏
页码:1790 / 1793
页数:4
相关论文
共 50 条
  • [21] Fast Lock Scheme for Phase-Locked Loops
    Bashir, Amir
    Li, Jing
    Ivatury, Kiran
    Khan, Naveed
    Gala, Nirav
    Familia, Noam
    Mohammed, Zulfiqar
    PROCEEDINGS OF THE IEEE 2009 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2009, : 319 - +
  • [22] A MODE-LOCKED ARRAY OF COUPLED PHASE-LOCKED LOOPS
    LYNCH, JJ
    YORK, RA
    IEEE MICROWAVE AND GUIDED WAVE LETTERS, 1995, 5 (07): : 213 - 215
  • [23] Phase-locked loops
    Bateman, C
    ELECTRONICS WORLD, 2000, 106 (1769): : 392 - 395
  • [24] PHASE-LOCKED LOOPS
    GUPTA, SC
    PROCEEDINGS OF THE IEEE, 1975, 63 (02) : 291 - 306
  • [25] A Fast Acquisition Phase Frequency Detector for Phase-Locked Loops
    Fu, Zhongtao
    Wang, Xiao
    Minh, Eugene
    Apsel, Alyssa
    2008 ARGENTINE SCHOOL OF MICRO-NANOELECTRONICS, TECHNOLOGY AND APPLICATIONS, 2008, : 77 - 80
  • [26] Efficient digital techniques for implementing a class of fast phase-locked loops (PLL's)
    Kobayashi, F
    Haratsu, M
    Yabumoto, M
    Nakano, M
    IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 1996, 43 (06) : 616 - 620
  • [27] Efficient digital techniques for implementing a class of fast phase-locked loops (PPL's)
    Kyushu Inst of Technology, Iizuka, Japan
    IEEE Trans Ind Electron, 6 (616-620):
  • [28] Fast-locking all-digital phase-locked loop with digitally controlled oscillator tuning word estimating and presetting
    Yu, G.
    Wang, Y.
    Yang, H.
    Wang, H.
    IET CIRCUITS DEVICES & SYSTEMS, 2010, 4 (03) : 207 - 217
  • [29] An Effective Phase Detector for Phase-Locked Loops with Wide Capture Range and Fast Acquisition Time
    Lin, Chi-Sheng
    Chien, Ting-Hsu
    Wey, Chin-Long
    2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 1843 - 1846
  • [30] A Fast Locking Phase-Locked Loop with Low Reference Spur
    Abedi, Mostafa
    Hasani, Javad Yavand
    26TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE 2018), 2018, : 92 - 97