VLSI architecture for a flexible motion estimation with parameters

被引:0
|
作者
Choi, J [1 ]
Togawa, N [1 ]
Yanagisawa, M [1 ]
Ohtsuki, T [1 ]
机构
[1] Waseda Univ, Dept Elect Informat & Commun Engn, Shinju Ku, Tokyo 1698555, Japan
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
If motion estimation can choose the most suitable algorithm according to the changing characteristics of input image signals, we can get benefits, which improve quality and performance, reduce power consumption, and an optimize system. In this paper we propose a reconfigurable approach to motion estimation algorithm and architecture. The propose algorithm determines motion type and then selects adapted algorithm in order to improve quality and performance of images. We implemented the flexible and reconfigurable architecture by hardware with address generator unit, delay unit, and parameters. Our architecture supports more than one block-matching algorithm and parameters providing to optimize system. We are implementing our architecture by using hardware description language (VHDL) and synthesis design tools. We analyze the performance of architecture and present adaption to algorithm for a low cost real time application.
引用
收藏
页码:452 / 457
页数:2
相关论文
共 50 条
  • [41] An efficient and reconfigurable VLSI architecture for different block matching motion estimation algorithm
    Zhang, XD
    Tsui, CY
    1997 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOLS I - V: VOL I: PLENARY, EXPERT SUMMARIES, SPECIAL, AUDIO, UNDERWATER ACOUSTICS, VLSI; VOL II: SPEECH PROCESSING; VOL III: SPEECH PROCESSING, DIGITAL SIGNAL PROCESSING; VOL IV: MULTIDIMENSIONAL SIGNAL PROCESSING, NEURAL NETWORKS - VOL V: STATISTICAL SIGNAL AND ARRAY PROCESSING, APPLICATIONS, 1997, : 603 - 606
  • [42] A High-Performance VLSI Architecture for Variable Block Size Motion Estimation
    Chi, Hsin-Chou
    Liu, Han-Sheng
    Tseng, Hsi-Che
    2014 IEEE 3RD GLOBAL CONFERENCE ON CONSUMER ELECTRONICS (GCCE), 2014, : 123 - 124
  • [43] An Efficient VLSI Architecture of Fractional Motion Estimation in H.264 for HDTV
    Ruiz, G. A.
    Michell, J. A.
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2011, 62 (03): : 443 - 457
  • [44] An Efficient VLSI Architecture of Fractional Motion Estimation in H.264 for HDTV
    G. A. Ruiz
    J. A. Michell
    Journal of Signal Processing Systems, 2011, 62 : 443 - 457
  • [45] Fast multi-resolution motion estimation algorithm and its VLSI architecture
    Song, BC
    Kim, NH
    Lim, DK
    Kim, TH
    Ko, JH
    Chun, KW
    ICCE: 2005 INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS, DIGEST OF TECHNICAL PAPERS, 2005, : 71 - 72
  • [46] Erratum to: A fast VLSI architecture of a hierarchical block matching algorithm for motion estimation
    Kausik Ghosh
    Anindya Sundar Dhar
    Journal of Real-Time Image Processing, 2016, 11 : 47 - 47
  • [47] VLSI Architecture Design of Fractional Motion Estimation for H.264/AVC
    Yi-Hau Chen
    Tung-Chien Chen
    Shao-Yi Chien
    Yu-Wen Huang
    Liang-Gee Chen
    Journal of Signal Processing Systems, 2008, 53 : 335 - 347
  • [48] An enhanced three step search motion estimation method and its VLSI architecture
    Lakamsani, P
    Zeng, B
    Liou, M
    ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 2, 1996, : 754 - 757
  • [49] Quantization analysis and enhancement of a VLSI gradient-based motion estimation architecture
    Botella, Guillermo
    Meyer-Baese, Uwe
    Garcia, Antonio
    Rodriguez, Manuel
    DIGITAL SIGNAL PROCESSING, 2012, 22 (06) : 1174 - 1187
  • [50] VLSI architecture for fast motion estimation based on bit-plane matching
    Ko, YK
    Ko, SJ
    Lee, JW
    Kim, HG
    Oh, HC
    JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2000, 37 (06) : 938 - 944