共 50 条
- [41] An efficient and reconfigurable VLSI architecture for different block matching motion estimation algorithm 1997 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOLS I - V: VOL I: PLENARY, EXPERT SUMMARIES, SPECIAL, AUDIO, UNDERWATER ACOUSTICS, VLSI; VOL II: SPEECH PROCESSING; VOL III: SPEECH PROCESSING, DIGITAL SIGNAL PROCESSING; VOL IV: MULTIDIMENSIONAL SIGNAL PROCESSING, NEURAL NETWORKS - VOL V: STATISTICAL SIGNAL AND ARRAY PROCESSING, APPLICATIONS, 1997, : 603 - 606
- [42] A High-Performance VLSI Architecture for Variable Block Size Motion Estimation 2014 IEEE 3RD GLOBAL CONFERENCE ON CONSUMER ELECTRONICS (GCCE), 2014, : 123 - 124
- [43] An Efficient VLSI Architecture of Fractional Motion Estimation in H.264 for HDTV JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2011, 62 (03): : 443 - 457
- [44] An Efficient VLSI Architecture of Fractional Motion Estimation in H.264 for HDTV Journal of Signal Processing Systems, 2011, 62 : 443 - 457
- [45] Fast multi-resolution motion estimation algorithm and its VLSI architecture ICCE: 2005 INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS, DIGEST OF TECHNICAL PAPERS, 2005, : 71 - 72
- [46] Erratum to: A fast VLSI architecture of a hierarchical block matching algorithm for motion estimation Journal of Real-Time Image Processing, 2016, 11 : 47 - 47
- [47] VLSI Architecture Design of Fractional Motion Estimation for H.264/AVC Journal of Signal Processing Systems, 2008, 53 : 335 - 347
- [48] An enhanced three step search motion estimation method and its VLSI architecture ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 2, 1996, : 754 - 757