VLSI architecture for a flexible motion estimation with parameters

被引:0
|
作者
Choi, J [1 ]
Togawa, N [1 ]
Yanagisawa, M [1 ]
Ohtsuki, T [1 ]
机构
[1] Waseda Univ, Dept Elect Informat & Commun Engn, Shinju Ku, Tokyo 1698555, Japan
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
If motion estimation can choose the most suitable algorithm according to the changing characteristics of input image signals, we can get benefits, which improve quality and performance, reduce power consumption, and an optimize system. In this paper we propose a reconfigurable approach to motion estimation algorithm and architecture. The propose algorithm determines motion type and then selects adapted algorithm in order to improve quality and performance of images. We implemented the flexible and reconfigurable architecture by hardware with address generator unit, delay unit, and parameters. Our architecture supports more than one block-matching algorithm and parameters providing to optimize system. We are implementing our architecture by using hardware description language (VHDL) and synthesis design tools. We analyze the performance of architecture and present adaption to algorithm for a low cost real time application.
引用
收藏
页码:452 / 457
页数:2
相关论文
共 50 条
  • [31] High Throughput, Scalable VLSI Architecture for Block Matching Motion Estimation
    Jaehee You
    Sang Uk Lee
    Journal of VLSI signal processing systems for signal, image and video technology, 1998, 19 : 39 - 50
  • [32] A VLSI architecture for hybrid object-based video motion estimation
    Badawy, W
    Bayoumi, M
    2000 CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, CONFERENCE PROCEEDINGS, VOLS 1 AND 2: NAVIGATING TO A NEW ERA, 2000, : 1109 - 1113
  • [33] A high-performance VLSI architecture for maps criterion motion estimation
    Shieh, MD
    Sheu, MH
    Hsu, YC
    Sheu, JL
    40TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 1998, : 1221 - 1224
  • [34] A fast-search motion estimation method and its VLSI architecture
    Chen, JL
    Chen, PY
    PROCEEDINGS OF THE 43RD IEEE MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I-III, 2000, : 164 - 167
  • [35] A fast-search motion estimation method and its VLSI architecture
    Chen, PY
    Jou, JM
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1999, 46 (09): : 1233 - 1240
  • [36] Generic VLSI architecture for block-matching motion estimation algorithms
    He, ZL
    Liou, ML
    Chan, PCH
    Tsui, CY
    INTERNATIONAL JOURNAL OF IMAGING SYSTEMS AND TECHNOLOGY, 1998, 9 (04) : 257 - 273
  • [37] HW/SW FPGA architecture for a flexible motion estimation
    Ben Atitallah, A.
    Kadionik, P.
    Masmoudi, N.
    Levi, H.
    2007 14TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-4, 2007, : 30 - +
  • [38] High data reuse VLSI architecture for H.264 motion estimation
    Zheng Zhaoqing
    Sang Hongshi
    Huang Weifeng
    Shen Xubang
    2006 10TH INTERNATIONAL CONFERENCE ON COMMUNICATION TECHNOLOGY, VOLS 1 AND 2, PROCEEDINGS, 2006, : 1245 - +
  • [39] New VLSI architecture for fractional motion estimation of H.264/AVC
    Zheng, Zhao-Qing
    Sang, Hong-Shi
    Lai, Xiao-Ling
    Shen, Xu-Bang
    Jisuanji Xuebao/Chinese Journal of Computers, 2007, 30 (12): : 2101 - 2108
  • [40] VLSI Architecture Design of Fractional Motion Estimation for H.264/AVC
    Chen, Yi-Hau
    Chen, Tung-Chien
    Chien, Shao-Yi
    Huang, Yu-Wen
    Chen, Liang-Gee
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2008, 53 (03): : 335 - 347