VLSI architecture for a flexible motion estimation with parameters

被引:0
|
作者
Choi, J [1 ]
Togawa, N [1 ]
Yanagisawa, M [1 ]
Ohtsuki, T [1 ]
机构
[1] Waseda Univ, Dept Elect Informat & Commun Engn, Shinju Ku, Tokyo 1698555, Japan
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
If motion estimation can choose the most suitable algorithm according to the changing characteristics of input image signals, we can get benefits, which improve quality and performance, reduce power consumption, and an optimize system. In this paper we propose a reconfigurable approach to motion estimation algorithm and architecture. The propose algorithm determines motion type and then selects adapted algorithm in order to improve quality and performance of images. We implemented the flexible and reconfigurable architecture by hardware with address generator unit, delay unit, and parameters. Our architecture supports more than one block-matching algorithm and parameters providing to optimize system. We are implementing our architecture by using hardware description language (VHDL) and synthesis design tools. We analyze the performance of architecture and present adaption to algorithm for a low cost real time application.
引用
收藏
页码:452 / 457
页数:2
相关论文
共 50 条
  • [1] Flexible VLSI architecture for block-matching motion estimation
    Lee, Han-Kyu
    Nam, Jae-Yeal
    Choi, Jin-Soo
    Ha, Yeong-Ho
    1996, Inst of Electronics, Inf & Commun Engineers of Japan, Tokyo, Japan (E79-D)
  • [2] Flexible VLSI architecture for block-matching motion estimation
    Lee, HK
    Nam, JY
    Choi, JS
    Ha, YH
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 1996, E79D (06) : 752 - 758
  • [3] FLEXIBLE VLSI ARCHITECTURE OF FULL SEARCH MOTION ESTIMATION FOR VIDEO APPLICATIONS
    NAM, SH
    BAEK, JS
    LEE, MK
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 1994, 40 (02) : 176 - 184
  • [4] A VLSI ARCHITECTURE FOR HIERARCHICAL MOTION ESTIMATION
    COSTA, A
    DEGLORIA, A
    FARABOSCHI, P
    PASSAGGIO, F
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 1995, 41 (02) : 248 - 257
  • [5] A flexible low-power VLSI architecture for MPEG-4 motion estimation
    Kuhn, PM
    Niedermeier, U
    Chao, LF
    Stechele, W
    VISUAL COMMUNICATIONS AND IMAGE PROCESSING '99, PARTS 1-2, 1998, 3653 : 883 - 894
  • [6] New VLSI Architecture for Motion Estimation Algorithm
    Reddy, V. S. K.
    Sengupta, S.
    Latha, Y. M.
    PROCEEDINGS OF WORLD ACADEMY OF SCIENCE, ENGINEERING AND TECHNOLOGY, VOL 20, 2007, 20 : 383 - +
  • [7] A parametric VLSI architecture for video motion estimation
    Fanucci, L
    Saponara, S
    Bertini, L
    INTEGRATION-THE VLSI JOURNAL, 2001, 31 (01) : 79 - 100
  • [8] Novel reconfigurable VLSI architecture for motion estimation
    Wei, Cao
    Hui, Hou
    Mei, Lai Jin
    Gang, Mao Zhi
    Rong, Tong Jia
    Hao, Min
    ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 774 - 777
  • [9] A VLSI ARCHITECTURE FOR A PEL RECURSIVE MOTION ESTIMATION ALGORITHM
    KIM, RC
    LEE, SU
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS, 1989, 36 (10): : 1291 - 1300
  • [10] MOTION ESTIMATION VLSI ARCHITECTURE FOR IMAGE-CODING
    PRIVAT, G
    RENAUDIN, M
    PROCEEDINGS - IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN : VLSI IN COMPUTERS & PROCESSORS, 1989, : 78 - 81