New VLSI Architecture for Motion Estimation Algorithm

被引:0
|
作者
Reddy, V. S. K. [1 ]
Sengupta, S. [2 ]
Latha, Y. M. [3 ]
机构
[1] JNT Univ, Sreenidhi Inst Sci & Technol, Hyderabad 501301, Andhra Pradesh, India
[2] Indian Inst Technol, Dept Elect & Elect Commun Engn, Kharagpur, W Bengal, India
[3] JNT Univ, G Narayanamma Inst Technol & Sci, Hyderabad 500008, Andhra Pradesh, India
关键词
Video Coding; Motion Estimation; Full-Search; Block-Matching; VLSI Architecture;
D O I
暂无
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
This paper presents an efficient VLSI architecture design to achieve real time video processing using Full-Search Block Matching (FSBM) algorithm. The design employs parallel bank architecture with minimum latency, maximum throughput, and full hardware utilization. We use nine parallel processors in our architecture and each controlled by a state machine. State machine control implementation makes the design very simple and cost effective. The design is implemented using VHDL and the programming techniques we incorporated makes the design completely programmable in the sense that the search ranges and the block sizes can be varied to suit any given requirements. The design can operate at frequencies up to 36 MHz and it can function in QCIF and CIF video resolution at 1.46 MHz and 5.86 MHz, respectively.
引用
收藏
页码:383 / +
页数:2
相关论文
共 50 条
  • [1] A VLSI ARCHITECTURE FOR A PEL RECURSIVE MOTION ESTIMATION ALGORITHM
    KIM, RC
    LEE, SU
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS, 1989, 36 (10): : 1291 - 1300
  • [2] A novel motion estimation algorithm and its VLSI architecture
    Jou, JM
    Shiau, YH
    Zheng, BR
    [J]. 2002 IEEE ASIA-PACIFIC CONFERENCE ON ASIC PROCEEDINGS, 2002, : 241 - 244
  • [3] VLSI Architecture for Block-Matching Motion Estimation Algorithm
    Hsieh, Chaur-Heh
    Lin, Ting-Pang
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 1992, 2 (02) : 169 - 175
  • [4] An efficient hierarchical motion estimation on algorithm and its VLSI architecture
    Wu, BF
    Peng, HY
    Chen, CJ
    Yu, TL
    [J]. Seventh IASTED International Conference on Signal and Image Processing, 2005, : 64 - 69
  • [5] Efficient hierarchical motion estimation algorithm and its VLSI architecture
    Wu, Bing-Fei
    Peng, Hsin-Yuan
    Yu, Tung-Lung
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2008, 16 (10) : 1385 - 1398
  • [6] An Efficient VLSI Architecture for Motion Estimation using New Three Step Search Algorithm
    Biswas, Baishik
    Mukherjee, Rohan
    Chakrabarti, Indrajit
    [J]. TENCON 2014 - 2014 IEEE REGION 10 CONFERENCE, 2014,
  • [7] A fast VLSI architecture of a hierarchical block matching algorithm for motion estimation
    Ghosh, Kausik
    Dhar, Anindya Sundar
    [J]. JOURNAL OF REAL-TIME IMAGE PROCESSING, 2016, 11 (01) : 37 - 46
  • [8] VLSI architecture for motion estimation using the block-matching algorithm
    Sanz, C
    Garrido, MJ
    Meneses, JM
    [J]. EUROPEAN DESIGN & TEST CONFERENCE 1996 - ED&TC 96, PROCEEDINGS, 1996, : 310 - 314
  • [9] A VLSI ARCHITECTURE FOR HIERARCHICAL MOTION ESTIMATION
    COSTA, A
    DEGLORIA, A
    FARABOSCHI, P
    PASSAGGIO, F
    [J]. IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 1995, 41 (02) : 248 - 257
  • [10] An efficient and reconfigurable VLSI architecture for different block matching motion estimation algorithm
    Zhang, XD
    Tsui, CY
    [J]. 1997 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOLS I - V: VOL I: PLENARY, EXPERT SUMMARIES, SPECIAL, AUDIO, UNDERWATER ACOUSTICS, VLSI; VOL II: SPEECH PROCESSING; VOL III: SPEECH PROCESSING, DIGITAL SIGNAL PROCESSING; VOL IV: MULTIDIMENSIONAL SIGNAL PROCESSING, NEURAL NETWORKS - VOL V: STATISTICAL SIGNAL AND ARRAY PROCESSING, APPLICATIONS, 1997, : 603 - 606