New VLSI Architecture for Motion Estimation Algorithm

被引:0
|
作者
Reddy, V. S. K. [1 ]
Sengupta, S. [2 ]
Latha, Y. M. [3 ]
机构
[1] JNT Univ, Sreenidhi Inst Sci & Technol, Hyderabad 501301, Andhra Pradesh, India
[2] Indian Inst Technol, Dept Elect & Elect Commun Engn, Kharagpur, W Bengal, India
[3] JNT Univ, G Narayanamma Inst Technol & Sci, Hyderabad 500008, Andhra Pradesh, India
关键词
Video Coding; Motion Estimation; Full-Search; Block-Matching; VLSI Architecture;
D O I
暂无
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
This paper presents an efficient VLSI architecture design to achieve real time video processing using Full-Search Block Matching (FSBM) algorithm. The design employs parallel bank architecture with minimum latency, maximum throughput, and full hardware utilization. We use nine parallel processors in our architecture and each controlled by a state machine. State machine control implementation makes the design very simple and cost effective. The design is implemented using VHDL and the programming techniques we incorporated makes the design completely programmable in the sense that the search ranges and the block sizes can be varied to suit any given requirements. The design can operate at frequencies up to 36 MHz and it can function in QCIF and CIF video resolution at 1.46 MHz and 5.86 MHz, respectively.
引用
下载
收藏
页码:383 / +
页数:2
相关论文
共 50 条
  • [21] The algorithm and VLSI architecture of a high efficient motion estimation with adaptive search range for HEVC systems
    Liao, Tzu-Ting
    Shen, Chung-An
    Tseng, Yu-Hao
    JOURNAL OF REAL-TIME IMAGE PROCESSING, 2019, 16 (06) : 1943 - 1958
  • [22] A novel block-based motion estimation algorithm and VLSI architecture based on cluster parallelism
    Li, TJ
    Li, SK
    EMBEDDED SOFTWARE AND SYSTEMS, PROCEEDINGS, 2005, 3820 : 564 - 575
  • [23] Speed-Area Optimized VLSI Architecture of Hexagonal Search Algorithm for Motion Estimation of Frames
    Mukherjee, Rohan
    Biswas, Baishik
    Chakrabarti, Indrajit
    Dutta, Pranab Kumar
    Sengupta, Somnath
    Ray, Ajoy Kumar
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2017, 36 (02) : 640 - 657
  • [24] An Efficient VLSI Architecture for Fast Motion Estimation Exploiting Zero Motion Prejudgment Technique and a New Quadrant-Based Search Algorithm in HEVC
    Francis H. Shajin
    P. Rajesh
    M. Ramkumar Raja
    Circuits, Systems, and Signal Processing, 2022, 41 : 1751 - 1774
  • [25] The algorithm and VLSI architecture of a high efficient motion estimation with adaptive search range for HEVC systems
    Tzu-Ting Liao
    Chung-An Shen
    Yu-Hao Tseng
    Journal of Real-Time Image Processing, 2019, 16 : 1943 - 1958
  • [26] Correction to: An Efficient VLSI Architecture for Fast Motion Estimation Exploiting Zero Motion Prejudgment Technique and a New Quadrant Depended on Search Algorithm in HEVC
    C. Arunkumar Madhuvappan
    J. Ramesh
    Wireless Personal Communications, 2023, 130 : 2327 - 2327
  • [27] A new motion estimation architecture for block-matching algorithm
    Yang, Lynn
    Ahmadi, Majid
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL CONFERENCE ON NETWORKING, SENSING AND CONTROL, VOLS 1 AND 2, 2008, : 988 - 992
  • [28] FAST SAO ESTIMATION ALGORITHM AND ITS VLSI ARCHITECTURE
    Zhu, Jiayi
    Zhou, Dajiang
    Kimura, Shinji
    Goto, Satoshi
    2014 IEEE INTERNATIONAL CONFERENCE ON IMAGE PROCESSING (ICIP), 2014, : 1278 - 1282
  • [29] Flexible VLSI architecture for block-matching motion estimation
    Lee, Han-Kyu
    Nam, Jae-Yeal
    Choi, Jin-Soo
    Ha, Yeong-Ho
    1996, Inst of Electronics, Inf & Commun Engineers of Japan, Tokyo, Japan (E79-D)
  • [30] VLSI architecture for full search bock matching motion estimation
    Zheng, Zhaoqing
    Sang, Hongshi
    Fu, Shengmeng
    Shen, Xubang
    Guti Dianzixue Yanjiu Yu Jinzhan/Research and Progress of Solid State Electronics, 2007, 27 (03): : 397 - 401