FAST SAO ESTIMATION ALGORITHM AND ITS VLSI ARCHITECTURE

被引:0
|
作者
Zhu, Jiayi [1 ]
Zhou, Dajiang [1 ]
Kimura, Shinji [1 ]
Goto, Satoshi [1 ]
机构
[1] Waseda Univ, Grad Sch Informat Prod & Syst, Tokyo, Japan
关键词
HEVC; SAO; estimation; VLSI;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
SAO estimation is the process of determining SAO parameters in video encoding. There are two difficulties for VLSI implementation of SAO estimation. The first is that there are huge amount of samples to deal with in statistic collection phase. The other is that the complexity of RDO in parameters determination phase is very high. In this article, a fast SAO estimation algorithm and its corresponding VLSI architecture are proposed. For the first difficulty, we use bitmaps to collect statistic of all the 16 samples in one 4x4 block simultaneously. For the second difficulty, we simplify a series of complicated procedures in HM to balance the complexity and BD-rate performance. Experimental results show that the proposed algorithm maintains the picture quality improvement. The VLSI design based on this algorithm can be implemented by 156.32K gates, 8832 bits SPRAM, 400MHz @ 65nm technology and is capable of 8Kx4K @ 120fps encoding.
引用
下载
收藏
页码:1278 / 1282
页数:5
相关论文
共 50 条
  • [1] Fast multi-resolution motion estimation algorithm and its VLSI architecture
    Song, BC
    Kim, NH
    Lim, DK
    Kim, TH
    Ko, JH
    Chun, KW
    ICCE: 2005 INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS, DIGEST OF TECHNICAL PAPERS, 2005, : 71 - 72
  • [2] A novel motion estimation algorithm and its VLSI architecture
    Jou, JM
    Shiau, YH
    Zheng, BR
    2002 IEEE ASIA-PACIFIC CONFERENCE ON ASIC PROCEEDINGS, 2002, : 241 - 244
  • [3] A fast VLSI architecture of a hierarchical block matching algorithm for motion estimation
    Ghosh, Kausik
    Dhar, Anindya Sundar
    JOURNAL OF REAL-TIME IMAGE PROCESSING, 2016, 11 (01) : 37 - 46
  • [4] An efficient hierarchical motion estimation on algorithm and its VLSI architecture
    Wu, BF
    Peng, HY
    Chen, CJ
    Yu, TL
    Seventh IASTED International Conference on Signal and Image Processing, 2005, : 64 - 69
  • [5] Efficient hierarchical motion estimation algorithm and its VLSI architecture
    Wu, Bing-Fei
    Peng, Hsin-Yuan
    Yu, Tung-Lung
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2008, 16 (10) : 1385 - 1398
  • [6] A fast-search motion estimation method and its VLSI architecture
    Chen, JL
    Chen, PY
    PROCEEDINGS OF THE 43RD IEEE MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I-III, 2000, : 164 - 167
  • [7] A fast-search motion estimation method and its VLSI architecture
    Chen, PY
    Jou, JM
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1999, 46 (09): : 1233 - 1240
  • [8] Erratum to: A fast VLSI architecture of a hierarchical block matching algorithm for motion estimation
    Kausik Ghosh
    Anindya Sundar Dhar
    Journal of Real-Time Image Processing, 2016, 11 : 47 - 47
  • [9] New VLSI Architecture for Motion Estimation Algorithm
    Reddy, V. S. K.
    Sengupta, S.
    Latha, Y. M.
    PROCEEDINGS OF WORLD ACADEMY OF SCIENCE, ENGINEERING AND TECHNOLOGY, VOL 20, 2007, 20 : 383 - +
  • [10] A parallel skeletonization algorithm and its VLSI architecture
    Sudha, N
    Nandi, S
    FIFTH INTERNATIONAL CONFERENCE ON HIGH PERFORMANCE COMPUTING, PROCEEDINGS, 1998, : 65 - 72