New VLSI Architecture for Motion Estimation Algorithm

被引:0
|
作者
Reddy, V. S. K. [1 ]
Sengupta, S. [2 ]
Latha, Y. M. [3 ]
机构
[1] JNT Univ, Sreenidhi Inst Sci & Technol, Hyderabad 501301, Andhra Pradesh, India
[2] Indian Inst Technol, Dept Elect & Elect Commun Engn, Kharagpur, W Bengal, India
[3] JNT Univ, G Narayanamma Inst Technol & Sci, Hyderabad 500008, Andhra Pradesh, India
关键词
Video Coding; Motion Estimation; Full-Search; Block-Matching; VLSI Architecture;
D O I
暂无
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
This paper presents an efficient VLSI architecture design to achieve real time video processing using Full-Search Block Matching (FSBM) algorithm. The design employs parallel bank architecture with minimum latency, maximum throughput, and full hardware utilization. We use nine parallel processors in our architecture and each controlled by a state machine. State machine control implementation makes the design very simple and cost effective. The design is implemented using VHDL and the programming techniques we incorporated makes the design completely programmable in the sense that the search ranges and the block sizes can be varied to suit any given requirements. The design can operate at frequencies up to 36 MHz and it can function in QCIF and CIF video resolution at 1.46 MHz and 5.86 MHz, respectively.
引用
下载
收藏
页码:383 / +
页数:2
相关论文
共 50 条
  • [31] A VLSI architecture for variable block size video motion estimation
    Yap, SY
    McCanny, JV
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2004, 51 (07) : 384 - 389
  • [32] A High Performance VLSI Architecture for Integer Motion Estimation in HEVC
    XuYuan
    Liu Jinsong
    Gong Liwei
    Zhang Zhi
    Teng, Robert K. F.
    2013 IEEE 10TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2013,
  • [33] VLSI Architecture Design for Reconfigurable Block Size Motion Estimation
    Li, Peng
    Tang, Hua
    2010 DIGEST OF TECHNICAL PAPERS INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS ICCE, 2010,
  • [34] Correction to: An Efficient VLSI Architecture for Fast Motion Estimation Exploiting Zero Motion Prejudgment Technique and a New Quadrant-Based Search Algorithm in HEVC
    Francis H. Shajin
    P. Rajesh
    M. Ramkumar Raja
    Circuits, Systems, and Signal Processing, 2022, 41 : 1775 - 1775
  • [35] Flexible VLSI architecture for block-matching motion estimation
    Lee, HK
    Nam, JY
    Choi, JS
    Ha, YH
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 1996, E79D (06) : 752 - 758
  • [36] AN EFFICIENT AND SIMPLE VLSI TREE ARCHITECTURE FOR MOTION ESTIMATION ALGORITHMS
    JEHNG, YS
    CHEN, LG
    CHIUEH, TD
    IEEE TRANSACTIONS ON SIGNAL PROCESSING, 1993, 41 (02) : 889 - 900
  • [37] Hardware-Oriented Adaptive Multi-resolution Motion Estimation Algorithm and Its VLSI Architecture
    Xiang, Guoqing
    Jia, Huizhu
    Liu, Jie
    Li, Yuan
    Xie, Xiaodong
    2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 2194 - 2197
  • [38] Half-Way Stop Adaptive Pattern Search Algorithm for Motion Estimation and Dedicated VLSI Architecture
    Rohan Mukherjee
    Baishik Biswas
    Indubu Gaana Vinod
    Circuits, Systems, and Signal Processing, 2023, 42 : 1617 - 1638
  • [39] Cost effective VLSI architecture for full-search block-matching motion estimation algorithm
    The Hong Kong Univ of Science and, Technology, Kowloon, Hong Kong
    J VLSI Signal Process, 2-3 (225-240):
  • [40] Half-Way Stop Adaptive Pattern Search Algorithm for Motion Estimation and Dedicated VLSI Architecture
    Mukherjee, Rohan
    Biswas, Baishik
    Vinod, Indubu Gaana
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2022, 42 (3) : 1617 - 1638