New VLSI Architecture for Motion Estimation Algorithm

被引:0
|
作者
Reddy, V. S. K. [1 ]
Sengupta, S. [2 ]
Latha, Y. M. [3 ]
机构
[1] JNT Univ, Sreenidhi Inst Sci & Technol, Hyderabad 501301, Andhra Pradesh, India
[2] Indian Inst Technol, Dept Elect & Elect Commun Engn, Kharagpur, W Bengal, India
[3] JNT Univ, G Narayanamma Inst Technol & Sci, Hyderabad 500008, Andhra Pradesh, India
关键词
Video Coding; Motion Estimation; Full-Search; Block-Matching; VLSI Architecture;
D O I
暂无
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
This paper presents an efficient VLSI architecture design to achieve real time video processing using Full-Search Block Matching (FSBM) algorithm. The design employs parallel bank architecture with minimum latency, maximum throughput, and full hardware utilization. We use nine parallel processors in our architecture and each controlled by a state machine. State machine control implementation makes the design very simple and cost effective. The design is implemented using VHDL and the programming techniques we incorporated makes the design completely programmable in the sense that the search ranges and the block sizes can be varied to suit any given requirements. The design can operate at frequencies up to 36 MHz and it can function in QCIF and CIF video resolution at 1.46 MHz and 5.86 MHz, respectively.
引用
下载
收藏
页码:383 / +
页数:2
相关论文
共 50 条
  • [41] A robust motion detection estimation algorithm targeted for VLSI technology
    Horne, Lachlan
    Rainsford, Tamath
    Al-Sarawi, Said
    Tan, Winnie
    Li, Weiyu
    Liu, Yang
    MICROELECTRONICS: DESIGN, TECHNOLOGY, AND PACKAGING III, 2008, 6798
  • [42] High throughput, scalable VLSI architecture for block matching motion estimation
    You, J
    Lee, SU
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 1998, 19 (01): : 39 - 50
  • [43] VLSI design of configurable integer pixel motion estimation with a reservoir architecture
    Lu, Wei
    Yu, Ningmei
    Qu, Boqiang
    Ren, Ru
    Journal of Computational Information Systems, 2013, 9 (04): : 1315 - 1322
  • [44] VLSI architecture for motion estimation on a single-chip video camera
    Roach, AAJ
    Moini, A
    VISUAL COMMUNICATIONS AND IMAGE PROCESSING 2000, PTS 1-3, 2000, 4067 : 1441 - 1450
  • [45] FLEXIBLE VLSI ARCHITECTURE OF FULL SEARCH MOTION ESTIMATION FOR VIDEO APPLICATIONS
    NAM, SH
    BAEK, JS
    LEE, MK
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 1994, 40 (02) : 176 - 184
  • [46] Novel VLSI architecture of motion estimation for H.264 standard
    Li, X
    Chopra, R
    Hsu, KW
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2005, : 117 - 118
  • [47] VLSI architecture for variable block size motion estimation with luminance correction
    Kuhn, PM
    Stechele, W
    ADVANCED SIGNAL PROCESSING: ALGORITHMS, ARCHITECTURES, AND IMPLEMENTATIONS VII, 1997, 3162 : 497 - 508
  • [48] Improved FFSBM algorithm and its VLSI architecture for variable block size motion estimation of H.264
    Zhang, L
    Gao, W
    ISPACS 2005: PROCEEDINGS OF THE 2005 INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING AND COMMUNICATION SYSTEMS, 2005, : 445 - 448
  • [49] A High-Speed VLSI Architecture for Motion Estimation Using Modified Adaptive Rood Pattern Search Algorithm
    Baishik Biswas
    Rohan Mukherjee
    Indrajit Chakrabarti
    Pranab Kumar Dutta
    Ajoy Kumar Ray
    Circuits, Systems, and Signal Processing, 2018, 37 : 4548 - 4567
  • [50] An improved three-step hierarchical motion estimation algorithm and its cost-effective VLSI architecture
    Yin, Hai Bing
    Xia, Zhe Lei
    Lou, Xi Zhong
    ADVANCES IN MULTIMEDIA INFORMATION PROCESSING - PCM 2007, 2007, 4810 : 822 - 830