Introduction to the New Packet Triggered Architecture for Pipelined and Parallel Data Processing

被引:0
|
作者
Adamec, Filip [1 ]
Fryza, Tomas [1 ]
机构
[1] Brno Univ Technol, Dept Radio Elect, Purkynova 118, Brno 61200, Czech Republic
关键词
Packet Triggered Architecture; Transport Triggered Architecture; Accelerators; Network on Chip; Programmable hardware; Emulation;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes a novel Packet Triggered Architecture (PTA). This architecture takes advantage of programmable pipeline and parallel processing, which lead to MIMD (Multiple Instruction Multiple Data) architecture. The PTA is composed of two main blocks. The first block is constituted from Functional Units (FUs) and their interconnection network. The instructions in the PTA are composed of instruction packets. Every packet encapsulates a data and route across internal NoC (Network on Chip) to which enables dynamic data flow scheduling. This approach brings a new way of programming, because the programming is done by specifying FUs addresses and functions ports. Using of such a design allows create target hardware like a software application. The main advantages of this approach are that any processor can be emulated in the PTA, its ISA can be extended and special accelerators can be added too. Small loops are created directly inside the PTA and small concurrent Finite State Automats (FSM) can be created inside the PTA. The PTA can be as well used like an abstraction layer to easily design and create special-purpose hardware. There are some advantages in hardware design as well. The PTA does not need any complex instruction decoder. Instructions packets can be only fetched and dispatched to PTA. The PTA as well does not need any complex forwarding logic. The PTA can work as a system with improved reliability as well.
引用
收藏
页码:393 / 396
页数:4
相关论文
共 50 条
  • [31] Neuron Machine: Parallel and Pipelined Digital Neurocomputing Architecture
    Ahn, Jerry Byungik
    2012 IEEE INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND CYBERNETICS (CYBERNETICSCOM), 2012, : 143 - 147
  • [32] A complete pipelined parallel CORDIC architecture for motion estimation
    Chen, J
    Liu, KJR
    ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE, 1997, : 2801 - 2804
  • [33] Interference Cancellation Architecture for Pipelined Parallel MIMO Detectors
    Kong, Byeong Yong
    Jung, Jaehwan
    Park, In-Cheol
    2018 25TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2018, : 81 - 84
  • [34] Parallel Pipelined FFT Architecture for Real Valued Signals
    Suganya, V
    Paramasivam, C.
    PROCEEDINGS OF THE 2016 IEEE INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS, SIGNAL PROCESSING AND NETWORKING (WISPNET), 2016, : 2146 - 2149
  • [35] A distributed and scalable architecture for packet processing
    Roabtmili, B
    Yazdani, N
    Nourani, M
    APCC 2003: 9TH ASIA-PACIFIC CONFERENCE ON COMMUNICATION, VOLS 1-3, PROCEEDINGS, 2003, : 983 - 987
  • [36] Reconfigurable parallel computing architecture for on-board data processing
    Syed, Mohsin A.
    Schueler, Eberhard
    AHS 2006: FIRST NASA/ESA CONFERENCE ON ADAPTIVE HARDWARE AND SYSTEMS, PROCEEDINGS, 2006, : 229 - +
  • [37] A new architecture for implementing pipelined ADF
    Okello, J
    Arita, S
    Itoh, Y
    Fukui, Y
    Kobayashi, M
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL V: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 365 - 368
  • [38] A Reconfigurable Hardware Architecture for Packet Processing
    DUAN Tong
    LAN Julong
    HU Yuxiang
    LIU Shiran
    ChineseJournalofElectronics, 2018, 27 (02) : 428 - 432
  • [39] μNF: A Disaggregated Packet Processing Architecture
    Chowdhury, Shihabur Rahman
    Anthony
    Bian, Haibo
    Bai, Tim
    Boutaba, Raouf
    PROCEEDINGS OF THE 2019 IEEE CONFERENCE ON NETWORK SOFTWARIZATION (NETSOFT 2019), 2019, : 342 - 350
  • [40] A Reconfigurable Hardware Architecture for Packet Processing
    Duan Tong
    Lan Julong
    Hu Yuxiang
    Liu Shiran
    CHINESE JOURNAL OF ELECTRONICS, 2018, 27 (02) : 428 - 432