A Reconfigurable Hardware Architecture for Packet Processing

被引:0
|
作者
DUAN Tong [1 ]
LAN Julong [1 ]
HU Yuxiang [1 ]
LIU Shiran [1 ]
机构
[1] National Digital Switching System & Engineering Technological Research Center
基金
国家高技术研究发展计划(863计划); 中国国家自然科学基金;
关键词
Packet processing; Hardware architecture; Reconfigurable; Protocol-independent;
D O I
暂无
中图分类号
TN915.05 [通信网设备];
学科分类号
0810 ; 081001 ;
摘要
In this paper, we propose a reconfigurable packet processing hardware architecture for future switch,in which several protocol-independent action units are introduced to remove the protocol dependence of conventional packet processors. With the proposed architecture,any specified header fields can be mapped into the right action unit, so that the processor can meet any packet processing demands. To reduce the hardware resource cost,the processor cost model and optimization algorithm are proposed. The Net FPGA-based implementation shows a throughput of 94 Gb/s with 64-B packets. The programmability cost is approximately 1.5 times of conventional design, which consumes only 8% of the total FPGA resources.
引用
收藏
页码:428 / 432
页数:5
相关论文
共 50 条
  • [1] A Reconfigurable Hardware Architecture for Packet Processing
    Duan Tong
    Lan Julong
    Hu Yuxiang
    Liu Shiran
    [J]. CHINESE JOURNAL OF ELECTRONICS, 2018, 27 (02) : 428 - 432
  • [2] Layered protocol wrappers for Internet packet processing in reconfigurable hardware
    Braun, F
    Lockwood, J
    Waldvogel, M
    [J]. HOT INTERCONNECTS 9, 2001, : 93 - 97
  • [3] Protocol wrappers for layered network packet processing in reconfigurable hardware
    Braun, F
    Lockwood, J
    Waldvogel, M
    [J]. IEEE MICRO, 2002, 22 (01) : 66 - 74
  • [4] Reconfigurable signal processing and hardware architecture for broadband wireless communications
    Liang Y.-C.
    Naveen S.
    Pilakkat S.K.
    Marath A.K.
    [J]. EURASIP Journal on Wireless Communications and Networking, 2005 (3) : 323 - 332
  • [5] Reconfigurable hardware for tomographic processing
    Malter, CBL
    Franca, FMG
    Alves, VC
    Amorim, CL
    [J]. XI BRAZILIAN SYMPOSIUM ON INTEGRATED CIRCUIT DESIGN, PROCEEDINGS, 1998, : 19 - 24
  • [6] An application-tailored dynamically reconfigurable hardware architecture for digital baseband processing
    Becker, J
    Pionteck, T
    Glesner, M
    [J]. 13TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, PROCEEDINGS, 2000, : 341 - 346
  • [7] GRIP: A reconfigurable architecture for host-based gigabit-rate packet processing
    Bellows, P
    Flidr, J
    Lehman, T
    Schott, B
    Underwood, KD
    [J]. 10TH ANNUAL IEEE SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES, PROCEEDINGS, 2002, : 121 - 130
  • [8] Customizable Coarse-grained Energy-efficient Reconfigurable Packet Processing Architecture
    Badawi, Mohammad
    Hemani, Ahmed
    Lu, Zhonghai
    [J]. PROCEEDINGS OF THE 2014 IEEE 25TH INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS (ASAP 2014), 2014, : 30 - 35
  • [9] FlowBlaze: Stateful Packet Processing in Hardware
    Pontarelli, Salvatore
    Bifulco, Roberto
    Bonola, Marco
    Cascone, Carmelo
    Spaziani, Marco
    Bruschi, Valerio
    Sanvito, Davide
    Siracusano, Giuseppe
    Capone, Antonio
    Honda, Michio
    Huici, Felipe
    Bianchi, Giuseppe
    [J]. PROCEEDINGS OF THE 16TH USENIX SYMPOSIUM ON NETWORKED SYSTEMS DESIGN AND IMPLEMENTATION, 2019, : 531 - 547
  • [10] Reconfigurable Packet FEC Architecture for Mobile Networks
    El-Medany, Wael M.
    [J]. MOBILE WEB AND INTELLIGENT INFORMATION SYSTEMS, 2015, 9228 : 115 - 121