Chip/Package Interactions on advanced Flip-Chip packages: Mechanical Investigations on Copper pillar bumping

被引:0
|
作者
Gallois-Garreignot, S. [1 ]
Fiori, V. [1 ]
Moutin, C. [2 ]
Tavernier, C. [1 ]
机构
[1] STMicroelectronics, 850 Rue Jean Monnet, F-38926 Crolles, France
[2] STMicroelect, F-38019 Grenoble, France
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
New customer demands for improved performance of ICs constantly require development of novel assembly processes. Hence, following the introduction of copper pillar bump, some Chip-package compatibility concerns are observed while processing, such as reflow or thermal cycles. In this paper, the mechanical behavior of the copper pillar is particularly studied. The effectiveness of a repassivation layer, namely polyimide (PI), to lower the stress within pad structure is assessed experimentally thanks to dedicated test vehicles. Results show that the polyimide introduction is not always relevant since it induceds the lowest yield. The typical observed failure modes are described. In order to get a better understanding of the involved mechanisms, Finite Element simulations are performed. Numerical results show that the Copper/Aluminum interface is one of the main criteria to assess the stress field within the pad. By introducing the polyimide layer, the copper pillar section is reduced and then, leads to higher stress concentration within the pad structure. Then, the effect of the polyimide is compared for two bump configurations: solder and copper pillar. It is shown that in case of solder bump, the repassivation layer is much more stressed and allows to limit the stress within the interconnect stack compared to the unpassivated configuration. Distinct behavior is then observed between solder and copper pillar bumps concerning the PI implementation. At last, the effect of fine pitch bumping is investigated and any interactions are found for the considered values. Thanks to these investigations, differences between solder bump and copper pillar bumps are shown and the needs of dedicated developments for copper pillar bump integration are thus underlined.
引用
收藏
页数:6
相关论文
共 50 条
  • [41] Design issues for flip-chip ICs in multilayer packages
    Frye, RC
    [J]. TENTH ANNUAL IEEE INTERNATIONAL ASIC CONFERENCE AND EXHIBIT, PROCEEDINGS, 1997, : 259 - 264
  • [42] Reliability of Fine-Pitch Flip-Chip Packages
    Banijamali, Bahareh
    Mohammed, Ilyas
    Savalia, Piyush
    [J]. 2009 IEEE 59TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, VOLS 1-4, 2009, : 293 - 300
  • [43] Underfill Delamination to Chip Sidewall in Advanced Flip Chip Packages
    Paquet, Marie-Claude
    Sylvestre, Julien
    Gros, Emmanuelle
    Boyer, Nicolas
    [J]. 2009 IEEE 59TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, VOLS 1-4, 2009, : 960 - 965
  • [44] Chip-Package Interaction and Reliability Improvement by Structure Optimization for Ultralow-k Interconnects in Flip-Chip Packages
    Zhang, Xuefeng
    Wang, Yiwei
    Im, Jang-Hi
    Ho, Paul S.
    [J]. IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2012, 12 (02) : 462 - 469
  • [45] Singular stress fields at corners in flip-chip packages
    Lu, Nanshu
    Zhang, Zhen
    Yoon, Juil
    Suo, Zhigang
    [J]. ENGINEERING FRACTURE MECHANICS, 2012, 86 : 38 - 47
  • [46] The availability of the thermal resistance model in flip-chip packages
    Lee, Woong Sun
    Byun, Kwang Yoo
    [J]. 2007 INTERNATIONAL CONFERENCE ON ELECTRONIC MATERIALS AND PACKAGING, 2007, : 410 - 414
  • [47] A Theoretical Solution for Thermal Warpage of Flip-Chip Packages
    Tsai, Ming-Yi
    Wang, Yu-Wen
    [J]. IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2020, 10 (01): : 72 - 78
  • [48] Development of Compliant Cu Pillar for Flip Chip Package
    Jung, Boo Yang
    Che, F. X.
    Lin, Jong-Kai
    [J]. 2015 IEEE 17TH ELECTRONICS PACKAGING AND TECHNOLOGY CONFERENCE (EPTC), 2015,
  • [49] 14 nm Chip Package Interaction Development with Cu Pillar Bump Flip Chip Package
    Kuo, Po Chen
    Wang, Cheng Hsiao
    Ho, Kai Kuang
    Chen, Kuo Ming
    Wu, Chung Yen
    Yang, Ching Li
    [J]. 2015 IEEE 65TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2015, : 30 - 34
  • [50] Coupled Thermal and Thermo-Mechanical Simulation for Flip-chip Component Level Copper Pillar Bump Fatigue
    Shantaram, Sandeep
    Sakib, A. R. Nazmus
    Lakhera, Nishant
    [J]. PROCEEDINGS OF THE 17TH IEEE INTERSOCIETY CONFERENCE ON THERMAL AND THERMOMECHANICAL PHENOMENA IN ELECTRONIC SYSTEMS (ITHERM 2018), 2018, : 1381 - 1386