Chip/Package Interactions on advanced Flip-Chip packages: Mechanical Investigations on Copper pillar bumping

被引:0
|
作者
Gallois-Garreignot, S. [1 ]
Fiori, V. [1 ]
Moutin, C. [2 ]
Tavernier, C. [1 ]
机构
[1] STMicroelectronics, 850 Rue Jean Monnet, F-38926 Crolles, France
[2] STMicroelect, F-38019 Grenoble, France
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
New customer demands for improved performance of ICs constantly require development of novel assembly processes. Hence, following the introduction of copper pillar bump, some Chip-package compatibility concerns are observed while processing, such as reflow or thermal cycles. In this paper, the mechanical behavior of the copper pillar is particularly studied. The effectiveness of a repassivation layer, namely polyimide (PI), to lower the stress within pad structure is assessed experimentally thanks to dedicated test vehicles. Results show that the polyimide introduction is not always relevant since it induceds the lowest yield. The typical observed failure modes are described. In order to get a better understanding of the involved mechanisms, Finite Element simulations are performed. Numerical results show that the Copper/Aluminum interface is one of the main criteria to assess the stress field within the pad. By introducing the polyimide layer, the copper pillar section is reduced and then, leads to higher stress concentration within the pad structure. Then, the effect of the polyimide is compared for two bump configurations: solder and copper pillar. It is shown that in case of solder bump, the repassivation layer is much more stressed and allows to limit the stress within the interconnect stack compared to the unpassivated configuration. Distinct behavior is then observed between solder and copper pillar bumps concerning the PI implementation. At last, the effect of fine pitch bumping is investigated and any interactions are found for the considered values. Thanks to these investigations, differences between solder bump and copper pillar bumps are shown and the needs of dedicated developments for copper pillar bump integration are thus underlined.
引用
收藏
页数:6
相关论文
共 50 条
  • [1] Study of Polyimide in Chip Package Interaction for Flip-Chip Cu Pillar Packages
    Wang, Wei
    Zhang, Dingyou
    Sun, Yangyang
    Rae, David
    Zhao, Lily
    Zheng, Jiantao
    Schwarz, Mark
    Shah, Milind
    Syed, Ahmer
    [J]. 2018 IEEE 68TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2018), 2018, : 1039 - 1043
  • [2] Optimization of copper pillar bump design for tine pitch flip-chip packages
    Lee, Meng Tsung
    Huang, Jung Pang
    Lin, G. T.
    Lin, Y. H.
    Jiang, Yih Jenn
    Chiu, Steve
    Huang, C. M.
    [J]. IMPACT: 2009 4TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE, 2009, : 111 - 114
  • [3] Finite Element Analysis of Copper Pillar Interconnect Stress of Flip-chip Chip-Scale Package
    Afripin, Amirul
    Carpenter, Burt
    Hauck, Torsten
    [J]. 2021 22ND INTERNATIONAL CONFERENCE ON THERMAL, MECHANICAL AND MULTI-PHYSICS SIMULATION AND EXPERIMENTS IN MICROELECTRONICS AND MICROSYSTEMS (EUROSIME), 2021,
  • [4] Copper-Pillar Bump-Joint Thermo-Mechanical and Thermal Modeling for Flip-Chip Packages
    Mandal, Rathin
    Mui, Y. C.
    [J]. EPTC: 2008 10TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, VOLS 1-3, 2008, : 1184 - 1189
  • [5] Mechanical fatigue test method for chip/underfill delamination in flip-chip packages
    Hirohata, K
    Kawamura, N
    Mukai, M
    Kawakami, T
    Aoki, H
    Takahashi, K
    [J]. IEEE TRANSACTIONS ON ELECTRONICS PACKAGING MANUFACTURING, 2002, 25 (03): : 217 - 222
  • [6] Cu Pillar Bump Flip Chip Package Development for Advanced Node Chip
    Wu, Chung Yen
    Wang, Cheng Hsiao
    Ho, Kai Kuang
    Chen, Kuo Ming
    Kuo, Po Chen
    Yang, Ching Li
    [J]. 2015 10TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE (IMPACT), 2015, : 141 - 144
  • [7] Advances in thick photoresists for flip-chip bumping
    Doki, K
    [J]. SOLID STATE TECHNOLOGY, 2005, 48 (08) : 47 - +
  • [8] ENCAPSULANTS USED IN FLIP-CHIP PACKAGES
    SURYANARAYANA, D
    WU, TY
    VARCOE, JA
    [J]. IEEE TRANSACTIONS ON COMPONENTS HYBRIDS AND MANUFACTURING TECHNOLOGY, 1993, 16 (08): : 858 - 862
  • [9] Investigation of Cu stud bumping for single chip flip-chip assembly
    Klein, M
    Busse, E
    Kaschlun, K
    Oppermann, H
    [J]. 54TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, VOLS 1 AND 2, PROCEEDINGS, 2004, : 1181 - 1186
  • [10] Reliability issues for flip-chip packages
    Ho, PS
    Wang, GT
    Ding, M
    Zhao, JH
    Dai, X
    [J]. MICROELECTRONICS RELIABILITY, 2004, 44 (05) : 719 - 737