A Simple Low-Power High-Speed CMOS Four-Quadrant Current Multiplier

被引:0
|
作者
Maryan, Mohammad Moradinezhad [1 ]
Azhari, Seyed Javad [1 ]
Hajipour, Mohammad Reza [1 ]
机构
[1] Iran Univ Sci & Technol IUST, Dept Elect & Elect Engn, Tehran, Iran
关键词
current-mode; fur-quadrant multiplier; current squarer; saturation region; analog signal processing; CURRENT-MODE; ANALOG MULTIPLIER;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a CMOS low-power high-speed low-error four-quadrant analog multiplier based on a simple current squarer circuit, is presented. The new squarer circuit consists of a MOS transistor which operating in saturation region and a resistor. The proposed multiplier has a balanced structure composed of four squarer cells and a simple current mirror. The performance of the proposed design has been simulated using HSPICE software in 0.18 mu m TSMC CMOS technology. Simulation results with +/- 0.7 V DC supply voltages show that the linearity error is 0.35%, the -3dB bandwidth is 903 MHz, the THD is 0.3% (at 1 MHz), maximum and static power consumption are 41.25 mu W and 14.5 mu W, respectively. Monte Carlo analysis with 5% variations in channel width and length, gate oxide thickness and threshold voltage of all transistors and resistance values are also performed to verify the satisfactory robustness and reliability of the proposed work.
引用
收藏
页码:1471 / 1474
页数:4
相关论文
共 50 条
  • [21] Low voltage low power CMOS four-quadrant analog multiplier for neural network applications
    Colli, G
    Montecchi, F
    [J]. ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 1, 1996, : 496 - 499
  • [22] Analog CMOS four-quadrant multiplier and divider
    Vlassis, S
    Siskos, S
    [J]. ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 5: SYSTEMS, POWER ELECTRONICS, AND NEURAL NETWORKS, 1999, : 383 - 386
  • [23] Low power FGMOS-based four-quadrant current multiplier circuits
    Maryan, Mohammad Moradinezhad
    Azhari, Seyed Javad
    Ghanaatian, Ahmad
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2018, 95 (01) : 115 - 125
  • [24] Low power FGMOS-based four-quadrant current multiplier circuits
    Mohammad Moradinezhad Maryan
    Seyed Javad Azhari
    Ahmad Ghanaatian
    [J]. Analog Integrated Circuits and Signal Processing, 2018, 95 : 115 - 125
  • [25] 1.5V four-quadrant CMOS current multiplier/divider
    De La Cruz-Blas, CA
    López-Martín, AJ
    Carlosena, A
    [J]. ELECTRONICS LETTERS, 2003, 39 (05) : 434 - 436
  • [26] A CMOS Four-Quadrant Current Multiplier Using Electronically Tunable CCII
    Kumngern, Montree
    Junnapiya, Somyot
    [J]. 2013 INTERNATIONAL CONFERENCE ON ADVANCED TECHNOLOGIES FOR COMMUNICATIONS (ATC), 2013, : 366 - 369
  • [27] A novel current-mode low-power adjustable wide input range four-quadrant analog multiplier
    Mowlavi, Siavash
    Baharmast, Aram
    Sobhi, Jafar
    Koozehkanani, Ziadden Daei
    [J]. INTEGRATION-THE VLSI JOURNAL, 2018, 63 : 130 - 137
  • [28] A low-voltage, versatile CMOS four-quadrant analogue multiplier
    Chaisayun, I
    Dejhan, K
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 2003, 90 (10) : 635 - 644
  • [29] Compact low-voltage CMOS four-quadrant analogue multiplier
    Sawigun, C.
    Demosthenous, A.
    [J]. ELECTRONICS LETTERS, 2006, 42 (20) : 1149 - 1151
  • [30] CMOS Fully Differential CMOS Four-Quadrant Analog Multiplier
    Mahmoud, Soliman A.
    [J]. 2008 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2008, : 27 - 30