An input vector monitoring concurrent BIST architecture based on a precomputed test set

被引:21
|
作者
Voyiatzis, Ioannis [1 ]
Paschalis, Antonis [2 ]
Gizopoulos, Dimitris [3 ]
Halatsis, Constantin [2 ]
Makri, Frosso S. [4 ]
Hatzimihail, Miltiadis [3 ]
机构
[1] Inst Educ Technol, Dept Informat, Athens 12210, Greece
[2] Univ Athens, Dept Informat & Telecommun, Athens 15784, Greece
[3] Univ Piraeus, Dept Informat, Piraeus 18534, Greece
[4] Univ Patras, Dept Math, Patras 26500, Greece
关键词
online testing; offline testing; self-testing; input vector monitoring; concurrent error detection;
D O I
10.1109/TC.2008.49
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Built-In Self-Test (BIST) techniques constitute an effective and practical approach for VLSI circuits testing. BIST schemes are typically classified into two categories: offline and online. Input vector monitoring concurrent BIST schemes are a class of online techniques that circumvent the problems appearing separately in online and in offline BIST in a very effective way. The utilization of input vector monitoring concurrent BIST techniques provides the capability to perform testing at different stages, manufacturing, periodic offline ( in special test mode), and concurrent online ( in normal mode of operation). The input vector monitoring concurrent BIST schemes proposed so far have targeted either exhaustive or pseudorandom testing separately. In this paper, a novel input vector monitoring concurrent BIST scheme based on a precomputed test set is presented. The proposed scheme can perform both concurrent online and offline testing; therefore, it can be equally well utilized for manufacturing and concurrent online testing in the field. The applicability of the scheme is validated with respect to the hardware overhead and the time required for completion of the test in benchmark circuits. To the best of our knowledge, the proposed scheme is the first to be presented in the open literature based on a precomputed test set that can perform both concurrent online and offline testing.
引用
收藏
页码:1012 / 1022
页数:11
相关论文
共 42 条
  • [41] Novel techniques for achieving high at-speed transition fault test coverage for Motorola's microprocessors based on PowerPC™ instruction set architecture
    Tendolkar, N
    Raina, R
    Woltenberg, R
    Lin, XJ
    Swanson, B
    Aldrich, G
    20TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2002, : 3 - 8
  • [42] Rough set-support vector machine-based real-time monitoring model of safety status during dangerous dam reinforcement
    Su, Huaizhi
    Wen, Zhiping
    Sun, Xiaoran
    Li, Hao
    INTERNATIONAL JOURNAL OF DAMAGE MECHANICS, 2017, 26 (04) : 501 - 522