An input vector monitoring concurrent BIST architecture based on a precomputed test set

被引:21
|
作者
Voyiatzis, Ioannis [1 ]
Paschalis, Antonis [2 ]
Gizopoulos, Dimitris [3 ]
Halatsis, Constantin [2 ]
Makri, Frosso S. [4 ]
Hatzimihail, Miltiadis [3 ]
机构
[1] Inst Educ Technol, Dept Informat, Athens 12210, Greece
[2] Univ Athens, Dept Informat & Telecommun, Athens 15784, Greece
[3] Univ Piraeus, Dept Informat, Piraeus 18534, Greece
[4] Univ Patras, Dept Math, Patras 26500, Greece
关键词
online testing; offline testing; self-testing; input vector monitoring; concurrent error detection;
D O I
10.1109/TC.2008.49
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Built-In Self-Test (BIST) techniques constitute an effective and practical approach for VLSI circuits testing. BIST schemes are typically classified into two categories: offline and online. Input vector monitoring concurrent BIST schemes are a class of online techniques that circumvent the problems appearing separately in online and in offline BIST in a very effective way. The utilization of input vector monitoring concurrent BIST techniques provides the capability to perform testing at different stages, manufacturing, periodic offline ( in special test mode), and concurrent online ( in normal mode of operation). The input vector monitoring concurrent BIST schemes proposed so far have targeted either exhaustive or pseudorandom testing separately. In this paper, a novel input vector monitoring concurrent BIST scheme based on a precomputed test set is presented. The proposed scheme can perform both concurrent online and offline testing; therefore, it can be equally well utilized for manufacturing and concurrent online testing in the field. The applicability of the scheme is validated with respect to the hardware overhead and the time required for completion of the test in benchmark circuits. To the best of our knowledge, the proposed scheme is the first to be presented in the open literature based on a precomputed test set that can perform both concurrent online and offline testing.
引用
收藏
页码:1012 / 1022
页数:11
相关论文
共 42 条
  • [31] Reordering method of test set based on vector eigenvalues using critical area estimation
    Zhan, Wenfa
    Zhang, Luping
    INTEGRATION-THE VLSI JOURNAL, 2024, 96
  • [32] A concurrent built-in self-test architecture based on a self-testing RAM
    Voyiatzis, L
    Paschalis, A
    Gizopoulos, D
    Kranitis, N
    Halatsis, C
    IEEE TRANSACTIONS ON RELIABILITY, 2005, 54 (01) : 69 - 78
  • [33] A CMOS mixed-signal integrated circuit having a reduced vector set and closed-loop analog test architecture
    Chavan, AV
    Stringfellow, DW
    Mallarapu, SR
    Ardeishar, R
    PROCEEDINGS OF THE IEEE 1996 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1996, : 471 - 474
  • [34] Toward architecture-based test-vector generation for timing verification of fast parallel multipliers
    Eriksson, Henrik
    Larsson-Edefors, Per
    Eckerbert, Daniel
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2006, 14 (04) : 370 - 379
  • [35] Reactor protection system software test-case selection based on input-profile considering concurrent events and uncertainties
    Khalaquzzaman, M.
    Lee, Seung Jun
    Cho, Jaehyun
    Jung, Wondea
    JOURNAL OF NUCLEAR SCIENCE AND TECHNOLOGY, 2016, 53 (08) : 1077 - 1085
  • [36] Test methodology for Motorola's high performance e500 core based on PowerPC instruction set architecture
    Bailey, B
    Metayer, A
    Svrcek, B
    Tendolkar, N
    Wolf, E
    Fiene, E
    Alexander, M
    Woltenberg, R
    Raina, R
    INTERNATIONAL TEST CONFERENCE 2002, PROCEEDINGS, 2002, : 574 - 583
  • [37] A framework for assessing test adequacy, architecture extraction, metering, monitoring and controlling distributed component-based systems
    Sridharan, B
    Mathur, AP
    Ghosh, S
    Govindarajan, P
    WORLD MULTICONFERENCE ON SYSTEMICS, CYBERNETICS AND INFORMATICS, VOL 1, PROCEEDINGS: INFORMATION SYSTEMS, 1999, : 657 - 660
  • [38] A high-performance/low-latency vector rotational CORDIC architecture based on extended elementary angle set and trellis-based searching schemes
    Wu, CS
    Wu, AY
    Lin, CH
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2003, 50 (09) : 589 - 601
  • [39] Architecture and design definition processes: Return of experiment about complementary MBSE tools to model consistent architecture layers and to support design trade-offs through a set based concurrent engineering approach
    Geoffroy, Manoir
    Shruthi, Shreedharan
    Yan, Zhang
    Ma Mingze
    2019 5TH IEEE INTERNATIONAL SYMPOSIUM ON SYSTEMS ENGINEERING (IEEE ISSE 2019), 2019,
  • [40] Real-Time Web-Based System for Remote Monitoring of Automatic Test Execution on Set-Top Boxes
    Novak, Sebastian
    Cetic, Nenad
    Stefanovic, Dejan
    2016 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS (ICCE), 2016,