An input vector monitoring concurrent BIST architecture based on a precomputed test set

被引:21
|
作者
Voyiatzis, Ioannis [1 ]
Paschalis, Antonis [2 ]
Gizopoulos, Dimitris [3 ]
Halatsis, Constantin [2 ]
Makri, Frosso S. [4 ]
Hatzimihail, Miltiadis [3 ]
机构
[1] Inst Educ Technol, Dept Informat, Athens 12210, Greece
[2] Univ Athens, Dept Informat & Telecommun, Athens 15784, Greece
[3] Univ Piraeus, Dept Informat, Piraeus 18534, Greece
[4] Univ Patras, Dept Math, Patras 26500, Greece
关键词
online testing; offline testing; self-testing; input vector monitoring; concurrent error detection;
D O I
10.1109/TC.2008.49
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Built-In Self-Test (BIST) techniques constitute an effective and practical approach for VLSI circuits testing. BIST schemes are typically classified into two categories: offline and online. Input vector monitoring concurrent BIST schemes are a class of online techniques that circumvent the problems appearing separately in online and in offline BIST in a very effective way. The utilization of input vector monitoring concurrent BIST techniques provides the capability to perform testing at different stages, manufacturing, periodic offline ( in special test mode), and concurrent online ( in normal mode of operation). The input vector monitoring concurrent BIST schemes proposed so far have targeted either exhaustive or pseudorandom testing separately. In this paper, a novel input vector monitoring concurrent BIST scheme based on a precomputed test set is presented. The proposed scheme can perform both concurrent online and offline testing; therefore, it can be equally well utilized for manufacturing and concurrent online testing in the field. The applicability of the scheme is validated with respect to the hardware overhead and the time required for completion of the test in benchmark circuits. To the best of our knowledge, the proposed scheme is the first to be presented in the open literature based on a precomputed test set that can perform both concurrent online and offline testing.
引用
收藏
页码:1012 / 1022
页数:11
相关论文
共 42 条
  • [21] Markov Source Based Test Length Optimized SCAN-BIST Architecture
    Farooqi, Aftab
    Gale, Richard O.
    Reddy, Sudhakar M.
    Nutter, Brian
    Monico, Chris
    ISQED 2009: PROCEEDINGS 10TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, VOLS 1 AND 2, 2009, : 708 - +
  • [22] A storage-based built-in test pattern generation method for scan circuits based on partitioning and reduction of a precomputed test set
    Pomeranz, I
    Reddy, SM
    IEEE TRANSACTIONS ON COMPUTERS, 2002, 51 (11) : 1282 - 1293
  • [23] Test-set embedding based on width compression for mixed-mode BIST
    Chakrabarty, K
    Das, SR
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2000, 49 (03) : 671 - 678
  • [24] A New Architecture of Test Response Analyzer Based on the Berlekamp-Massey Algorithm for BIST
    de Souza, Cleonilson Protasio
    de Assis, Francisco Marcos
    Silverio Freire, Raimundo Carlos
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2010, 59 (12) : 3168 - 3173
  • [25] A Multicycle Test Set Based on a Two-Cycle Test Set With Constant Primary Input Vectors
    Pomeranz, Irith
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2015, 34 (07) : 1124 - 1132
  • [26] Failing vector identification based on overlapping intervals of test vectors in a scan-BIST environment
    Liu, CS
    Chakrabarty, K
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2003, 22 (05) : 593 - 604
  • [27] Enhancing BIST based single/multiple stuck-at fault diagnosis by ambiguous test set
    Takahashi, H
    Yamamoto, Y
    Higami, Y
    Takamatsu, Y
    13TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2004, : 216 - 221
  • [28] Concurrent PLS-based process monitoring with incomplete input and quality measurements
    Zhao, Zhonggai
    Li, Qinghua
    Huang, Min
    Liu, Fei
    COMPUTERS & CHEMICAL ENGINEERING, 2014, 67 : 69 - 82
  • [29] Standard vector compression based on test set grouping for multiple scan chains
    Tao, Juehui
    Liang, Huaguo
    Zhang, Lei
    Jisuanji Fuzhu Sheji Yu Tuxingxue Xuebao/Journal of Computer-Aided Design and Computer Graphics, 2007, 19 (06): : 686 - 691
  • [30] A Vector Instruction-based RISC Architecture for a Photovoltaic System Monitoring Camera
    Choi, Youngho
    Ahn, Hyungkeun
    TRANSACTIONS ON ELECTRICAL AND ELECTRONIC MATERIALS, 2012, 13 (06) : 278 - 282