A storage-based built-in test pattern generation method for scan circuits based on partitioning and reduction of a precomputed test set

被引:14
|
作者
Pomeranz, I [1 ]
Reddy, SM
机构
[1] Purdue Univ, Sch Elect & Comp Engn, W Lafayette, IN 47907 USA
[2] Univ Iowa, Dept Elect & Comp Engn, Iowa City, IA 52242 USA
基金
美国国家科学基金会;
关键词
built-in testing; Cartesian product; scan circuits;
D O I
10.1109/TC.2002.1047753
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We describe a built-in test pattern generation method for scan circuits. Under this method, a precomputed test set is partitioned into several sets containing values of primary inputs or state variables. The sets are stored on-chip and the on-chip test set is obtained by implementing the Cartesian product of the various sets. The sets are reduced as much as possible before they are stored on-chip in order to reduce the storage requirements and the test application time. We describe two schemes for reducing the set sizes, one where each set stores the values of one subset of primary inputs or state variables and one where a single set is used to store values of different subsets of state variables. We demonstrate the effectiveness of the proposed method as a stand-alone procedure and as part of a scheme where random patterns are first applied to detect easy-to-detect faults. In the latter case, the proposed method is applied to detect the hard-to-detect faults that remain undetected.
引用
收藏
页码:1282 / 1293
页数:12
相关论文
共 50 条
  • [1] A partitioning and storage based built-in test pattern generation method for scan circuits
    Pomeranz, I
    Reddy, SM
    [J]. ASP-DAC/VLSI DESIGN 2002: 7TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE AND 15TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2002, : 677 - 682
  • [2] A partitioning and storage based built-in test pattern generation method for delay faults in scan circuits
    Pomeranz, I
    Reddy, SM
    [J]. PROCEEDINGS OF THE 11TH ASIAN TEST SYMPOSIUM (ATS 02), 2002, : 110 - 115
  • [3] A partitioning and storage based built-in test pattern generation method for synchronous sequential circuits
    Pomeranz, I
    Reddy, SM
    [J]. 2001 INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, ICCD 2001, PROCEEDINGS, 2001, : 148 - 153
  • [4] A low power test pattern generation for built-in self-test based circuits
    Ye, Bo
    Li, Tianwang
    Zhao, Qian
    Zhou, Duo
    Wang, Xiaohua
    Luo, Min
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 2011, 98 (03) : 301 - 309
  • [5] Storage-Based Logic Built-In Self-Test With Cyclic Tests
    Pomeranz, Irith
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2023, 42 (09) : 3118 - 3122
  • [6] Storage-Based Logic Built-in Self-Test With Multicycle Tests
    Pomeranz, Irith
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2022, 41 (10) : 3553 - 3557
  • [7] Storage Based Built-In Test Pattern Generation Method for Close-to-Functional Broadside Tests
    Pomeranz, Irith
    [J]. 2020 26TH IEEE INTERNATIONAL SYMPOSIUM ON ON-LINE TESTING AND ROBUST SYSTEM DESIGN (IOLTS 2020), 2020,
  • [8] Zoom-In Feature for Storage-Based Logic Built-In Self-Test
    Pomeranz, Irith
    [J]. 34TH IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFT 2021), 2021,
  • [9] Storage-Based Built-In Self-Test for Gate-Exhaustive Faults
    Pomeranz, Irith
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2021, 40 (10) : 2189 - 2193
  • [10] Test pattern generation in built-in self-test with multiple scan chains
    Li, Z.L.
    Ye, Y.Z.
    Mao, Z.G.
    [J]. Jisuanji Xuebao/Chinese Journal of Computers, 2001, 24 (04): : 411 - 419