An input vector monitoring concurrent BIST architecture based on a precomputed test set

被引:21
|
作者
Voyiatzis, Ioannis [1 ]
Paschalis, Antonis [2 ]
Gizopoulos, Dimitris [3 ]
Halatsis, Constantin [2 ]
Makri, Frosso S. [4 ]
Hatzimihail, Miltiadis [3 ]
机构
[1] Inst Educ Technol, Dept Informat, Athens 12210, Greece
[2] Univ Athens, Dept Informat & Telecommun, Athens 15784, Greece
[3] Univ Piraeus, Dept Informat, Piraeus 18534, Greece
[4] Univ Patras, Dept Math, Patras 26500, Greece
关键词
online testing; offline testing; self-testing; input vector monitoring; concurrent error detection;
D O I
10.1109/TC.2008.49
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Built-In Self-Test (BIST) techniques constitute an effective and practical approach for VLSI circuits testing. BIST schemes are typically classified into two categories: offline and online. Input vector monitoring concurrent BIST schemes are a class of online techniques that circumvent the problems appearing separately in online and in offline BIST in a very effective way. The utilization of input vector monitoring concurrent BIST techniques provides the capability to perform testing at different stages, manufacturing, periodic offline ( in special test mode), and concurrent online ( in normal mode of operation). The input vector monitoring concurrent BIST schemes proposed so far have targeted either exhaustive or pseudorandom testing separately. In this paper, a novel input vector monitoring concurrent BIST scheme based on a precomputed test set is presented. The proposed scheme can perform both concurrent online and offline testing; therefore, it can be equally well utilized for manufacturing and concurrent online testing in the field. The applicability of the scheme is validated with respect to the hardware overhead and the time required for completion of the test in benchmark circuits. To the best of our knowledge, the proposed scheme is the first to be presented in the open literature based on a precomputed test set that can perform both concurrent online and offline testing.
引用
收藏
页码:1012 / 1022
页数:11
相关论文
共 42 条
  • [1] A Novel SRAM-Cell based Input Vector MOnitoring Concurrent BIST architecture
    Voyiatzis, I.
    Efstathiou, C.
    Antonopoulou, H.
    2011 16TH IEEE EUROPEAN TEST SYMPOSIUM (ETS), 2011, : 206 - 206
  • [2] Input Vector Monitoring Concurrent BIST Architecture Using SRAM Cells
    Voyiatzis, Ioannis
    Efstathiou, Costas
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (07) : 1625 - 1629
  • [3] Input Vector Monitoring On line Concurrent BIST based on multilevel decoding logic
    Voyiatzis, Ioannis
    DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2012), 2012, : 1251 - 1256
  • [4] A low-cost input vector monitoring concurrent BIST Scheme
    Voyiatzis, I.
    Efstathiou, C.
    Sgouropoulou, C.
    PROCEEDINGS OF THE 2013 IEEE 19TH INTERNATIONAL ON-LINE TESTING SYMPOSIUM (IOLTS), 2013, : 179 - 180
  • [5] An Input Vector Monitoring Concurrent BIST scheme Exploiting "X" values
    Voyiatzis, I.
    Gizopoulos, D.
    Paschalis, A.
    2009 15TH IEEE INTERNATIONAL ON-LINE TESTING SYMPOSIUM, 2009, : 206 - +
  • [6] Window based Input Vector Monitoring Concurrent BIST using SRAM Cells with Diagnostic Data Compression
    Kavya, R.
    Kumar, Santhosh S.
    INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN ENGINEERING, SCIENCE AND TECHNOLOGY (ICETEST - 2015), 2016, 24 : 1048 - 1054
  • [7] R-CBIST: An effective RAM-based input vector monitoring concurrent BIST technique
    Voyiatzis, I
    Paschalis, A
    Nikolos, D
    Halatsis, C
    INTERNATIONAL TEST CONFERENCE 1998, PROCEEDINGS, 1998, : 918 - 925
  • [8] A Cost-efficient Input Vector Monitoring Concurrent On-line BIST Scheme Based on Multilevel Decoding Logic
    Wu, Tie-Bin
    Liu, Heng-Zhu
    Liu, Peng-Xia
    Guo, Dong-Sheng
    Sun, Hai-Ming
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2013, 29 (04): : 585 - 600
  • [9] A Cost-efficient Input Vector Monitoring Concurrent On-line BIST Scheme Based on Multilevel Decoding Logic
    Tie-Bin Wu
    Heng-Zhu Liu
    Peng-Xia Liu
    Dong-Sheng Guo
    Hai-Ming Sun
    Journal of Electronic Testing, 2013, 29 : 585 - 600
  • [10] Multiple Single Input Change Test Vector for BIST Schemes
    Kumar, V. Selva
    Mohan, J.
    2014 INTERNATIONAL CONFERENCE ON GREEN COMPUTING COMMUNICATION AND ELECTRICAL ENGINEERING (ICGCCEE), 2014,