Design and Optimization of Single Electron Transistor based 4-Bit Arithmetic and Logic Unit at Room Temperature Operation

被引:1
|
作者
Joshi, Rathin [1 ]
Agrawal, Yash [1 ]
Parekh, Rutu [1 ]
机构
[1] DA IICT, Gandhinagar, India
关键词
ALU; power-delay product (PDP); single electron transistor (SET); SET-CMOS hybridization; SET drivability;
D O I
10.1109/iNIS.2017.17
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Single electron transistor (SET) has been envisaged as a potential device to achieve high-end performance in deep sub-micron technologies. The paper innovatively presents a 4-bit ALU based on single electron transistor (SET). The proposed logic design model is encouragingly operational at room temperature. SET based ALU has been designed, simulated and optimized with incorporation of all the parameters in the feasible fabrication range. Design and optimization have been performed in hierarchical manner i.e. from basic cells (device or transistor level) to circuit level. Performance comparison between SET, MOS and hybrid SET-MOS based circuits has been evaluated. From the simulation results, it is investigated that ALU based on SET with optimized parameters is more efficient compared to its MOS counterpart. The percentage improvements in SET over CMOS based ALU design in power, delay and power-delay product are 65.4%, 79.7% and 92.9% respectively. These improvements in SET over hybrid SET-MOS based ALU are 0.6%, 33.7% and 33.8 % respectively. The analyses have been performed at 45nm technology node using Cadence EDA tool.
引用
收藏
页码:34 / 39
页数:6
相关论文
共 50 条
  • [1] Design and Implementation 4-Bit Quaternary MVL Arithmetic and Logic Unit
    Aljanabi, Wissam
    Albayrak, Mehmet
    [J]. TEHNICKI VJESNIK-TECHNICAL GAZETTE, 2018, 25 : 330 - 338
  • [2] Optimized 4-bit Quantum Reversible Arithmetic Logic Unit
    Slimani Ayyoub
    Benslama Achour
    [J]. International Journal of Theoretical Physics, 2017, 56 : 2686 - 2696
  • [3] Optimized 4-bit Quantum Reversible Arithmetic Logic Unit
    Ayyoub, Slimani
    Achour, Benslama
    [J]. INTERNATIONAL JOURNAL OF THEORETICAL PHYSICS, 2017, 56 (08) : 2686 - 2696
  • [4] Design and Analysis of an Arithmetic and Logic Unit using Single Electron Transistor
    Aarthy, M.
    Sridevi, Sriadibhatla
    [J]. INTERNATIONAL JOURNAL OF ADVANCED COMPUTER SCIENCE AND APPLICATIONS, 2020, 11 (02) : 117 - 124
  • [5] 4-Bit Arithmetic Logic Unit (ALU) based on Neuron MOS Transistors.
    Cortes-Barron, E. A.
    Reyes-Barranca, M. A.
    Flores-Nava, L. M.
    Medina-Santiago, A.
    [J]. 2012 9TH INTERNATIONAL CONFERENCE ON ELECTRICAL ENGINEERING, COMPUTING SCIENCE AND AUTOMATIC CONTROL (CCE), 2012,
  • [6] Design and Implementation of 4-Bit Arithmetic Logic Unit using Quantum Dot Cellular Automata
    Waje, Manisha G.
    Dakhole, P. K.
    [J]. PROCEEDINGS OF THE 2013 3RD IEEE INTERNATIONAL ADVANCE COMPUTING CONFERENCE (IACC), 2013, : 1022 - 1029
  • [7] 4-bit Bit-Slice Arithmetic Logic Unit for 32-bit RSFQ Microprocessors
    Tang, Guang-Ming
    Takata, Kensuke
    Tanaka, Masamitsu
    Fujimaki, Akira
    Takagi, Kazuyoshi
    Takagi, Naofumi
    [J]. IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2016, 26 (01)
  • [8] Room-temperature operation of multifunctional single-electron transistor logic
    Uchida, K
    Koga, J
    Ohba, R
    Toriumi, A
    [J]. INTERNATIONAL ELECTRON DEVICES MEETING 2000, TECHNICAL DIGEST, 2000, : 863 - 865
  • [9] AN MSI GAAS INTEGRATED-CIRCUIT - 4-BIT ARITHMETIC AND LOGIC UNIT
    SUYAMA, K
    KUSAKAWA, H
    OKAMURA, S
    FUKUTA, M
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1982, 17 (04) : 653 - 657
  • [10] Design And Implementation Of Four Bit Arithmetic And Logic Unit Using Hybrid Single Electron Transistor And Mosfet At 120nm Technology
    Raut, Vaishali
    Dakhole, P. K.
    [J]. 2015 INTERNATIONAL CONFERENCE ON PERVASIVE COMPUTING (ICPC), 2015,