Optimized 4-bit Quantum Reversible Arithmetic Logic Unit

被引:0
|
作者
Slimani Ayyoub
Benslama Achour
机构
[1] Frères Mentouri University,Laboratoire de Physique Mathématique et Subatomique (LPMPS) Physics Department, Fundamental Sciences Faculty
关键词
Reversible gates; Quantum computing; Reversible ALU;
D O I
暂无
中图分类号
学科分类号
摘要
Reversible logic has received a great attention in the recent years due to its ability to reduce the power dissipation. The main purposes of designing reversible logic are to decrease quantum cost, depth of the circuits and the number of garbage outputs. The arithmetic logic unit (ALU) is an important part of central processing unit (CPU) as the execution unit. This paper presents a complete design of a new reversible arithmetic logic unit (ALU) that can be part of a programmable reversible computing device such as a quantum computer. The proposed ALU based on a reversible low power control unit and small performance parameters full adder named double Peres gates. The presented ALU can produce the largest number (28) of arithmetic and logic functions and have the smallest number of quantum cost and delay compared with existing designs.
引用
收藏
页码:2686 / 2696
页数:10
相关论文
共 50 条
  • [1] Optimized 4-bit Quantum Reversible Arithmetic Logic Unit
    Ayyoub, Slimani
    Achour, Benslama
    [J]. INTERNATIONAL JOURNAL OF THEORETICAL PHYSICS, 2017, 56 (08) : 2686 - 2696
  • [2] Design and Implementation of 4-Bit Arithmetic Logic Unit using Quantum Dot Cellular Automata
    Waje, Manisha G.
    Dakhole, P. K.
    [J]. PROCEEDINGS OF THE 2013 3RD IEEE INTERNATIONAL ADVANCE COMPUTING CONFERENCE (IACC), 2013, : 1022 - 1029
  • [3] Design and Implementation 4-Bit Quaternary MVL Arithmetic and Logic Unit
    Aljanabi, Wissam
    Albayrak, Mehmet
    [J]. TEHNICKI VJESNIK-TECHNICAL GAZETTE, 2018, 25 : 330 - 338
  • [4] 4-bit Bit-Slice Arithmetic Logic Unit for 32-bit RSFQ Microprocessors
    Tang, Guang-Ming
    Takata, Kensuke
    Tanaka, Masamitsu
    Fujimaki, Akira
    Takagi, Kazuyoshi
    Takagi, Naofumi
    [J]. IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2016, 26 (01)
  • [5] Reversible arithmetic logic unit for quantum arithmetic
    Thomsen, Michael Kirkedal
    Gluck, Robert
    Axelsen, Holger Bock
    [J]. JOURNAL OF PHYSICS A-MATHEMATICAL AND THEORETICAL, 2010, 43 (38)
  • [6] AN MSI GAAS INTEGRATED-CIRCUIT - 4-BIT ARITHMETIC AND LOGIC UNIT
    SUYAMA, K
    KUSAKAWA, H
    OKAMURA, S
    FUKUTA, M
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1982, 17 (04) : 653 - 657
  • [7] Optimized designs of reversible arithmetic logic unit
    Bolhassani, Ali
    Haghparast, Majid
    [J]. TURKISH JOURNAL OF ELECTRICAL ENGINEERING AND COMPUTER SCIENCES, 2017, 25 (02) : 1137 - 1146
  • [8] 4-Bit Arithmetic Logic Unit (ALU) based on Neuron MOS Transistors.
    Cortes-Barron, E. A.
    Reyes-Barranca, M. A.
    Flores-Nava, L. M.
    Medina-Santiago, A.
    [J]. 2012 9TH INTERNATIONAL CONFERENCE ON ELECTRICAL ENGINEERING, COMPUTING SCIENCE AND AUTOMATIC CONTROL (CCE), 2012,
  • [9] A Synthesis Algorithm for 4-Bit Reversible Logic Circuits with Minimum Quantum Cost
    Li, Zhiqiang
    Chen, Hanwu
    Song, Xiaoyu
    Perkowski, Marek
    [J]. ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2014, 11 (03)
  • [10] Quantum cost optimized design of 4-bit reversible universal shift register using reduced number of logic gate
    Maity, H.
    Biswas, A.
    Bhattacharjee, A. K.
    Pal, A.
    [J]. INTERNATIONAL JOURNAL OF QUANTUM INFORMATION, 2018, 16 (02)