A 10-Gb/s 16:1 multiplexer and 10-GHz clock synthesizer in 0.25-μm SiGeBiCMOS

被引:17
|
作者
Cong, HI [1 ]
Logan, SM
Loinaz, MJ
O'Brien, KJ
Perry, EE
Polhemus, GD
Scoggins, JE
Snowdon, KP
Ward, MG
机构
[1] Agere Syst, Murray Hill, NJ 07974 USA
[2] Agers Syst, Andover, MA 01810 USA
[3] Agere Syst, Holmdel, NJ 07733 USA
[4] Agere Syst, Portland, ME 04106 USA
[5] Agere Syst, Reading, PA 19612 USA
关键词
clock generator; integrated circuits; multiplexing; OC192; oscillators; phase-locked loops; SiGe;
D O I
10.1109/4.972145
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 10-Gb/s 16:1 multiplexer, 10-GHz clock generator phase-locked loop (PLL), and 6 x 16 b input data buffer are integrated in a 0.25-mum SiGe BICMOS technology. The chip multiplexes 16 parallel input data streams each at 622 Mb/s into a 9.953-Gb/s serial output stream. The device also produces a 9.953-GHz output clock from a 622- or 155-MHz reference frequency. The on-board 10-GHz voltage-controlled oscillator (VCO) has a +/- 10% tuning range allowing the chip to accommodate both the SONET/SDH data rate of 9.953 Gb/s and a forward error correction coding rate of 10.664 Gb/s. The 6 x 16 b input data buffer accommodates +/-2.4 ns of parallel input data phase drift at 622 Mb/s. A delay-locked loop (DLL) in the input data buffer allows the support of multiple input clocking modes. Using a clock generator PLL bandwidth of 6 MHz, the 9.953-GHz output clock exhibits a generated jitter of less than 0.05 UIP-P over a 50-kHz to 80-MHz bandwidth and jitter peaking of less than 0.05 dB.
引用
收藏
页码:1946 / 1953
页数:8
相关论文
共 50 条
  • [21] An Over-110-GHz-Bandwidth 2:1 Analog Multiplexer in 0.25-μm InP DHBT Technology
    Nagatani, M.
    Wakita, H.
    Yamazaki, H.
    Mutoh, M.
    Ida, M.
    Miyamoto, Y.
    Nosaka, H.
    2018 IEEE/MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM - IMS, 2018, : 655 - 658
  • [22] A 10-Gb/s CMOS clock and data recovery circuit with an analog phase interpolator
    Kreienkamp, R
    Langmann, U
    Zimmermann, C
    Aoyama, T
    PROCEEDINGS OF THE IEEE 2003 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2003, : 73 - 76
  • [23] A 10-Gb/s CMOS clock and data recovery circuit with an analog phase interpolator
    Kreienkamp, R
    Langmann, U
    Zimmermann, C
    Aoyama, T
    Siedhoff, H
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (03) : 736 - 743
  • [24] 52 Gb/s 16:1 transmitter in 0.13 μm SiGeBiCMOS technology
    Yim, Y. U.
    Curran, P. F.
    Chu, M.
    McDonald, J. F.
    Kraft, R. P.
    IET CIRCUITS DEVICES & SYSTEMS, 2007, 1 (06) : 427 - 432
  • [25] A 3-10 GHz bandwidth low-noise and low-power amplifier for full-band UWB communications in 0.25-μm SiGeBiCMOS technology
    Shiramizu, N
    Masuda, T
    Tanabe, M
    Washio, K
    2005 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS (RFIC) SYMPOSIUM, DIGEST OF PAPERS, 2005, : 39 - 42
  • [26] A GaAs HBT 16x16 10-Gb/s/channel crosspoint switch
    Lowe, KS
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (08) : 1263 - 1268
  • [27] Generation of 16-Gb/s MSK signal using a single 10-GHz SSB modulator and simplified encoder/decoder
    Dong, Yi
    Hn, Peigang
    Su, Yikai
    He, Hao
    Hu, Weisheng
    Chang, Jack
    2006 OPTICAL FIBER COMMUNICATION CONFERENCE/NATIONAL FIBER OPTIC ENGINEERS CONFERENCE, VOLS 1-6, 2006, : 1825 - +
  • [28] A 10-Gb/s laser diode driver in 0.35 μm BiCMOS technology
    Wang, TY
    Chen, WZ
    Tsai, CM
    Huang, LR
    Li, DU
    2005 IEEE VLSI-TSA INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION & TEST (VLSI-TSA-DAT), PROCEEDINGS OF TECHNICAL PAPERS, 2005, : 253 - 256
  • [29] A 63 dB SNR, 75-mW bandpass RF ΣΔ ADC at 950 MHz using 3.8-GHz clock in 0.25-μm SiGeBiCMOS technology
    Thandri, Bharath Kumar
    Silva-Martinez, Jose
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (02) : 269 - 279
  • [30] A low power 0.18um 10Gb/s CMOS 16:1 multiplexer
    Zhou H.
    Feng J.
    Gaojishu Tongxin/Chinese High Technology Letters, 2010, 20 (04): : 410 - 414