A 10-Gb/s 16:1 multiplexer and 10-GHz clock synthesizer in 0.25-μm SiGeBiCMOS

被引:17
|
作者
Cong, HI [1 ]
Logan, SM
Loinaz, MJ
O'Brien, KJ
Perry, EE
Polhemus, GD
Scoggins, JE
Snowdon, KP
Ward, MG
机构
[1] Agere Syst, Murray Hill, NJ 07974 USA
[2] Agers Syst, Andover, MA 01810 USA
[3] Agere Syst, Holmdel, NJ 07733 USA
[4] Agere Syst, Portland, ME 04106 USA
[5] Agere Syst, Reading, PA 19612 USA
关键词
clock generator; integrated circuits; multiplexing; OC192; oscillators; phase-locked loops; SiGe;
D O I
10.1109/4.972145
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 10-Gb/s 16:1 multiplexer, 10-GHz clock generator phase-locked loop (PLL), and 6 x 16 b input data buffer are integrated in a 0.25-mum SiGe BICMOS technology. The chip multiplexes 16 parallel input data streams each at 622 Mb/s into a 9.953-Gb/s serial output stream. The device also produces a 9.953-GHz output clock from a 622- or 155-MHz reference frequency. The on-board 10-GHz voltage-controlled oscillator (VCO) has a +/- 10% tuning range allowing the chip to accommodate both the SONET/SDH data rate of 9.953 Gb/s and a forward error correction coding rate of 10.664 Gb/s. The 6 x 16 b input data buffer accommodates +/-2.4 ns of parallel input data phase drift at 622 Mb/s. A delay-locked loop (DLL) in the input data buffer allows the support of multiple input clocking modes. Using a clock generator PLL bandwidth of 6 MHz, the 9.953-GHz output clock exhibits a generated jitter of less than 0.05 UIP-P over a 50-kHz to 80-MHz bandwidth and jitter peaking of less than 0.05 dB.
引用
收藏
页码:1946 / 1953
页数:8
相关论文
共 50 条
  • [31] ECL-compatible low-power-consumption 10-Gb/s GaAs 8:1 multiplexer and 1:8 demultiplexer
    Yoshida, N
    Fujii, M
    Atsumo, T
    Numata, K
    Asai, S
    Kohno, M
    Oikawa, H
    Tsutsui, H
    Maeda, T
    IEICE TRANSACTIONS ON ELECTRONICS, 1999, E82C (11) : 1992 - 1999
  • [32] An Inductorless 34 Gbit/s Half-Rate 4:1 Multiplexer in 0.25-μm SiGe Technology
    Khafaji, Mahdi
    Carta, Corrado
    Sobotta, Elena
    Micusik, Daniel
    Ellinger, Frank
    2013 9TH CONFERENCE ON PH. D. RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIME 2013), 2013, : 265 - 268
  • [33] A 625 MHz to 10 GHz clock multiplier for re-transmitting 10 Gb/s serial data
    Yao, CW
    Pham, HT
    Willson, AN
    PROCEEDINGS OF THE IEEE 2004 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2004, : 155 - 158
  • [34] 1.25-Gb/s 0.25-μm CMOS clock recovery based on phase- and frequency-locked loop
    Hu, Y
    Wang, ZG
    2003 IEEE CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, 2003, : 179 - 182
  • [35] 0.18-μm CMOS 10-Gb/s multiplexer/demultiplexer ICs using current mode logic with tolerance to threshold voltage fluctuation
    Tanabe, A
    Umetani, M
    Fujiwara, I
    Ogura, T
    Kataoka, K
    Okihara, M
    Sakuraba, H
    Endoh, T
    Masuoka, F
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (06) : 988 - 996
  • [36] A 10-Gb/s inductorless optical receiver in 0.18-μm SiGe BiCMOS
    Xue, Zhe
    He, Jin
    Fang, Ya
    Wang, Hao
    Chang, Sheng
    Huang, Qijun
    Zhu, Yinxia
    MICROELECTRONICS JOURNAL, 2019, 86 : 34 - 39
  • [37] 1.5-μm 10-Gb/s VCSEL Link for Optical Access Applications
    Al-Qazwini, Zaineb
    Zhou, Jingjing
    Kim, Hoon
    IEEE PHOTONICS TECHNOLOGY LETTERS, 2013, 25 (22) : 2160 - 2163
  • [38] 20-Gb/s ON-OFF-Keying Modulators Using 0.25-μm InP DHBT Switches at 290 GHz
    Yi, C.
    Choi, S. H.
    Urteaga, M.
    Kim, M.
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2019, 29 (05) : 360 - 362
  • [39] Equalization and clock and data recovery techniques for 10-gb/s CMOS serial-link receivers
    Gondi, Srikanth
    Razavi, Behzad
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (09) : 1999 - 2011
  • [40] GaAs 10 Gb/s 64:1 multiplexer/demultiplexer chip sets
    Shimada, M
    Higashisaka, N
    Ohta, A
    Hosogi, K
    Kubo, K
    Tanino, N
    Takagi, T
    Hidani, F
    Ishihara, O
    IEICE TRANSACTIONS ON ELECTRONICS, 1996, E79C (04) : 503 - 511