A 10-Gb/s 16:1 multiplexer and 10-GHz clock synthesizer in 0.25-μm SiGeBiCMOS

被引:17
|
作者
Cong, HI [1 ]
Logan, SM
Loinaz, MJ
O'Brien, KJ
Perry, EE
Polhemus, GD
Scoggins, JE
Snowdon, KP
Ward, MG
机构
[1] Agere Syst, Murray Hill, NJ 07974 USA
[2] Agers Syst, Andover, MA 01810 USA
[3] Agere Syst, Holmdel, NJ 07733 USA
[4] Agere Syst, Portland, ME 04106 USA
[5] Agere Syst, Reading, PA 19612 USA
关键词
clock generator; integrated circuits; multiplexing; OC192; oscillators; phase-locked loops; SiGe;
D O I
10.1109/4.972145
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 10-Gb/s 16:1 multiplexer, 10-GHz clock generator phase-locked loop (PLL), and 6 x 16 b input data buffer are integrated in a 0.25-mum SiGe BICMOS technology. The chip multiplexes 16 parallel input data streams each at 622 Mb/s into a 9.953-Gb/s serial output stream. The device also produces a 9.953-GHz output clock from a 622- or 155-MHz reference frequency. The on-board 10-GHz voltage-controlled oscillator (VCO) has a +/- 10% tuning range allowing the chip to accommodate both the SONET/SDH data rate of 9.953 Gb/s and a forward error correction coding rate of 10.664 Gb/s. The 6 x 16 b input data buffer accommodates +/-2.4 ns of parallel input data phase drift at 622 Mb/s. A delay-locked loop (DLL) in the input data buffer allows the support of multiple input clocking modes. Using a clock generator PLL bandwidth of 6 MHz, the 9.953-GHz output clock exhibits a generated jitter of less than 0.05 UIP-P over a 50-kHz to 80-MHz bandwidth and jitter peaking of less than 0.05 dB.
引用
收藏
页码:1946 / 1953
页数:8
相关论文
共 50 条
  • [1] Backplane equalization comparison for 10-gb/s data communication with 0.25-μm SiGeBiCMOS and 0.18-μm CMOS feed-forward equalizers
    Kim, H. S.
    Raghavan, A.
    Gebaral, E.
    Laskarl, J.
    2007 EUROPEAN CONFERENCE ON WIRELESS TECHNOLOGIES, 2007, : 40 - 43
  • [2] Backplane equalization comparison for 10-Gb/s data communication with 0.25-μm SiGeBiCMOS and 0.18-μm CMOS feed-forward equalizers
    Kim, H. S.
    Raghavan, A.
    Gebara, E.
    Laskar, J.
    2007 EUROPEAN MICROWAVE INTEGRATED CIRCUITS CONFERENCE, VOLS 1 AND 2, 2007, : 587 - 590
  • [3] A 10-GHz SiGeBiCMOS phase-locked-loop frequency synthesizer
    Klepser, BUH
    Scholz, M
    Götz, E
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (03) : 328 - 335
  • [4] 10-Gb/s 1:4 demultiplexer in 0.25 μm CMOS
    Tian, L
    Wang, ZG
    Chen, HT
    Xie, TT
    Lu, JH
    Tao, R
    Dong, Y
    Xie, SZ
    FIBER OPTICS AND OPTOELECTRONICS FOR NETWORK APPLICATIONS, 2001, 4603 : 121 - 124
  • [5] Design of a 10-Gb/s 0.18 μm CMOS multiplexer with the integrated clock generation circuit
    Institute of RF- and OE-ICs of Southeast University, Nanjing 210096, China
    不详
    Gaojishu Tongxin, 5 (523-530):
  • [6] SiGeBiCMOS 3.3-V clock and data recovery circuits for 10-Gb/s serial transmission systems
    Meghelli, M
    Parker, B
    Ainspan, H
    Soyuer, M
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (12) : 1992 - 1995
  • [7] 10-GB/S SILICON BIPOLAR 8 1 MULTIPLEXER AND 1 8 DEMULTIPLEXER
    STOUT, CL
    DOERNBERG, J
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1993, 28 (03) : 339 - 343
  • [8] A 10-Gb/s (1.25 Gb/s x 8) 4 x 2 0.25-μm CMOS/SIMOX ATM switch based on scalable distributed arbitration
    Oki, E
    Yamanaka, N
    Ohtomo, Y
    Okazaki, K
    Kawano, R
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (12) : 1921 - 1934
  • [9] A 10-gb/s CMOS clock and data recovery circuit
    Savoj, J
    Razavi, B
    2000 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2000, : 136 - 139
  • [10] Demonstration of a 16 × 10-Gb/s OTDM system
    Department of Electronic Engineering, Tsinghua University, Beijing 100084, China
    Chin. Opt. Lett., 2007, 5 (264-266):