A Low-power Dynamic Comparator with Digital Calibration for Reduced Offset Mismatch

被引:0
|
作者
Chen, Denis Guangyin [1 ]
Bermak, Amine [1 ]
机构
[1] Hong Kong Univ Sci & Technol, ECE, Hong Kong, Hong Kong, Peoples R China
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes a fully dynamic analog comparator with digital calibration for very low offset error. In this work, we propose an off-line calibration scheme where the offset error is quantized by successive approximation. During run-time, the offset is cancelled by a digital-to-analog converter ( DAC). We further improve the robustness of this cancellation by using a redundant cell to compensate for any internal mismatch within the DAC. Simulation in 0.18 um CMOS technology shows that our scheme can reduce the offset error to less than 0.86 mV(rms) under 1.8 V supply. The comparator consumes 1.4 pJ, and the clock to data delay is 3.5 ns.
引用
收藏
页码:1283 / 1286
页数:4
相关论文
共 50 条
  • [41] A high-speed dynamic comparator with automatic offset calibration
    Tsirmpas, George
    Kontelis, Spyros
    Souliotis, George
    Plessas, Fotis
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2024, 186
  • [42] Low-power GaAs comparator and monostable
    McGregor, I.
    Elgaid, K.
    ELECTRONICS LETTERS, 2010, 46 (17) : 1214 - U70
  • [43] Low-power Comparator in 65-nm CMOS with reduced delay time
    Tohidi, Mohammad
    Madsen, Jens K.
    Heck, Martijn J. R.
    Moradi, Farshad
    23RD IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS CIRCUITS AND SYSTEMS (ICECS 2016), 2016, : 736 - 739
  • [44] A Low-Power Low-Noise Monolithic Accelerometer with Automatic Sensor Offset Calibration
    Yeh, Chih Yuan
    Huang, Jung Tang
    Tseng, Sheng-Hsiang
    Wu, Po-Chang
    Tsai, Hann-Huei
    Juang, Ying-Zong
    MICROELECTRONICS JOURNAL, 2020, 105
  • [45] Reduced precision redundancy for low-power digital filtering
    Shim, B
    Shanbhag, NR
    CONFERENCE RECORD OF THE THIRTY-FIFTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS, VOLS 1 AND 2, 2001, : 148 - 152
  • [46] Digital Calibration of Low-Voltage and Low-Power Analog ICs
    Sovcik, Michal
    Stopjakova, Viera
    Arbet, Daniel
    Kovac, Martin
    2018 16TH INTERNATIONAL CONFERENCE ON EMERGING ELEARNING TECHNOLOGIES AND APPLICATIONS (ICETA), 2018, : 505 - 510
  • [47] Design and Analysis of Low-Power High-Speed Clocked Digital Comparator
    Thakre, Sameer
    Srivastava, Pankaj
    2015 GLOBAL CONFERENCE ON COMMUNICATION TECHNOLOGIES (GCCT), 2015, : 638 - 642
  • [48] A Low-Power and Area-Effcient 64-Bit Digital Comparator
    Boppana, N. V. Vijaya Krishna
    Ren, Saiyu
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2016, 25 (12)
  • [49] Neuromorphic Low-Power Inference on Memristive Crossbars With On-Chip Offset Calibration
    Mohan, Charanraj
    Camunas-Mesa, L. A.
    de la Rosa, Jose M.
    Vianello, Elisa
    Serrano-Gotarredona, Teresa
    Linares-Barranco, Bernabe
    IEEE ACCESS, 2021, 9 : 38043 - 38061
  • [50] A Low-power, High-resolution, 1 GHz Differential Comparator with Low-Offset and Low-Kickback
    Aldacher, Muhammad
    Nasrollahpour, Mehdi
    Hamedi-hagh, Sotoudeh
    2017 24TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2017, : 310 - 313