A Low-Power and Area-Effcient 64-Bit Digital Comparator

被引:5
|
作者
Boppana, N. V. Vijaya Krishna [1 ]
Ren, Saiyu [1 ]
机构
[1] Wright State Univ, Dept Elect Engn, 3640 Colonel Glenn Hwy, Dayton, OH 45435 USA
关键词
Low-power; area-efficient; resource sharing; radix-4 tree structure; multi-threshold; HIGH-PERFORMANCE; HIGH-SPEED; CMOS; LOGIC;
D O I
10.1142/S0218126616501486
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A new low-power and area-efficient radix-4 tree-based 64-bit digital comparator is presented in this paper. The proposed design with 64 XOR-XNOR (XE) blocks is custom implemented in 90nm 1.2V multi-threshold technology using Cadence-Virtuoso layout editor. The 64 bit comparator has an area of 1009 mu m(2), a worst case delay of 858 ps, and a power consumption of 898uW at 1G bit/s. The two features, lower power consumption and smaller area compared to other published comparators, make the proposed design most suitable for low-power portable devices. Resource sharing is an important feature for the proposed design. The 64 XE blocks occupy approximately 60% (600 mu m(2)) of the total comparator area and contributes 54% (484 mu W) of the total worst power consumption. The 64 XE blocks can also be used to design XE based 64-bit adders, encryption devices, etc.
引用
收藏
页数:15
相关论文
共 50 条
  • [1] Fast low-power 64-bit modular hybrid adder
    Perri, S
    Corsonello, P
    Cocorullo, G
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2005, 3728 : 609 - 617
  • [2] A Low-Power High-Performance Single-Cycle Tree-Based 64-Bit Binary Comparator
    Chuang, Pierce
    Li, David
    Sachdev, Manoj
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2012, 59 (02) : 108 - 112
  • [3] Area and Power Efficient 64-Bit Booth Multiplier
    Somayajulu, Perepa Kartheek
    Ramesh, S. R.
    2020 6TH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING AND COMMUNICATION SYSTEMS (ICACCS), 2020, : 721 - 724
  • [4] How Good Are Low-Power 64-bit SoCs for Server-Class Workloads?
    Azimi, Reza
    Zhan, Xin
    Reda, Sherief
    2015 IEEE INTERNATIONAL SYMPOSIUM ON WORKLOAD CHARACTERIZATION (IISWC), 2015, : 116 - 117
  • [5] High-Performance 64-Bit Binary Comparator
    Anjuli
    Anand, Satyajit
    PROCEEDINGS OF THE 2014 INTERNATIONAL CONFERENCE ON RELIABILTY, OPTIMIZATION, & INFORMATION TECHNOLOGY (ICROIT 2014), 2014, : 512 - 519
  • [6] A 64-bit decimal floating-point comparator
    Castellanos, Ivan D.
    Stine, James E.
    IEEE 17TH INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS, PROCEEDINGS, 2006, : 138 - +
  • [7] High Speed Low Power 64-Bit Comparator Designed Using Current Comparison Based Domino Logic
    Manikandan, A.
    Ajayan, J.
    Arasan, C. Kavin
    Karthick, S.
    Vivek, K.
    2015 2ND INTERNATIONAL CONFERENCE ON ELECTRONICS AND COMMUNICATION SYSTEMS (ICECS), 2015, : 155 - 161
  • [8] A fast dynamic 64-bit comparator with small transistor count
    Wang, CC
    Hsueh, YH
    Wu, HL
    Wu, CF
    VLSI DESIGN, 2002, 14 (04) : 389 - 395
  • [9] ASIC Implementation of 64-bit Comparator using Reversible logic
    Saranya, T.
    Mallikarjunan, P.
    Rajadurai, M.
    Saranya, K.
    2017 INTERNATIONAL CONFERENCE ON INNOVATIONS IN INFORMATION, EMBEDDED AND COMMUNICATION SYSTEMS (ICIIECS), 2017,
  • [10] A fast dynamic 64-bit comparator with small transistor count
    Wang, CC
    Wu, HL
    Wu, CF
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL V: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 545 - 548