A Low-Power and Area-Effcient 64-Bit Digital Comparator

被引:5
|
作者
Boppana, N. V. Vijaya Krishna [1 ]
Ren, Saiyu [1 ]
机构
[1] Wright State Univ, Dept Elect Engn, 3640 Colonel Glenn Hwy, Dayton, OH 45435 USA
关键词
Low-power; area-efficient; resource sharing; radix-4 tree structure; multi-threshold; HIGH-PERFORMANCE; HIGH-SPEED; CMOS; LOGIC;
D O I
10.1142/S0218126616501486
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A new low-power and area-efficient radix-4 tree-based 64-bit digital comparator is presented in this paper. The proposed design with 64 XOR-XNOR (XE) blocks is custom implemented in 90nm 1.2V multi-threshold technology using Cadence-Virtuoso layout editor. The 64 bit comparator has an area of 1009 mu m(2), a worst case delay of 858 ps, and a power consumption of 898uW at 1G bit/s. The two features, lower power consumption and smaller area compared to other published comparators, make the proposed design most suitable for low-power portable devices. Resource sharing is an important feature for the proposed design. The 64 XE blocks occupy approximately 60% (600 mu m(2)) of the total comparator area and contributes 54% (484 mu W) of the total worst power consumption. The 64 XE blocks can also be used to design XE based 64-bit adders, encryption devices, etc.
引用
收藏
页数:15
相关论文
共 50 条
  • [41] Low-power digital
    University of California, Davis, CA, United States
    不详
    Dig Tech Pap IEEE Int Solid State Circuits Conf, 2008, (304):
  • [42] A 670ps, 64bit dynamic low-power adder design
    Woo, R
    Lee, SJ
    Yoo, HJ
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL I: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 28 - 31
  • [43] Implementation of 64-Bit Kogge Stone Carry Select Adder with ZFC for Efficient Area
    Tapasvi, B.
    Sinduri, K. Bala
    Lakshmi, B. G. S. S. B.
    Kumar, N. Udaya
    2015 IEEE INTERNATIONAL CONFERENCE ON ELECTRICAL, COMPUTER AND COMMUNICATION TECHNOLOGIES, 2015,
  • [45] Low Voltage and Low Power 64-bit Hybrid Adder Design Based on Radix-4 Prefix Tree Structure
    Shieh, Shao-Hui
    Huang, Der-Chen
    Chu, Ying-Yi
    2014 INTERNATIONAL SYMPOSIUM ON COMPUTER, CONSUMER AND CONTROL (IS3C 2014), 2014, : 446 - 449
  • [46] A High-Speed, Low-Offset and Low-Power Differential Comparator for Analog to Digital Converters
    Nasrollahpour, Mehdi
    Yen, Chi-Hsien
    Hamedi-hagh, Sotoudeh
    PROCEEDINGS INTERNATIONAL SOC DESIGN CONFERENCE 2017 (ISOCC 2017), 2017, : 220 - 221
  • [47] Design of a Low-Power and Low-Area 8-Bit Flash ADC Using a Double-Tail Comparator on 180 nm CMOS Process
    Thai, Hong-Hai
    Pham, Cong-Kha
    Le, Duc-Hung
    SENSORS, 2023, 23 (01)
  • [48] A Low-Noise Dynamic Comparator for Low-Power ADCs
    Masui, Yoshihiro
    Wada, Kotaro
    Toya, Akihiro
    Tanioka, Masaki
    IEICE TRANSACTIONS ON ELECTRONICS, 2016, E99C (05): : 574 - 580
  • [49] Low-Power and Area Efficient N-bit Parallel Processors on a Chip
    Boddu, Vijaya Sree
    Reddy, B. Naresh Kumar
    Kumar, M. Kranthi
    2016 IEEE ANNUAL INDIA CONFERENCE (INDICON), 2016,
  • [50] A low-power dynamic comparator for low-offset applications
    Khorami, Ata
    Saeidi, Roghayeh
    Sachdev, Manoj
    Sharifkhani, Mohammad
    INTEGRATION-THE VLSI JOURNAL, 2019, 69 : 23 - 30