共 50 条
- [42] A 670ps, 64bit dynamic low-power adder design ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL I: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 28 - 31
- [43] Implementation of 64-Bit Kogge Stone Carry Select Adder with ZFC for Efficient Area 2015 IEEE INTERNATIONAL CONFERENCE ON ELECTRICAL, COMPUTER AND COMMUNICATION TECHNOLOGIES, 2015,
- [45] Low Voltage and Low Power 64-bit Hybrid Adder Design Based on Radix-4 Prefix Tree Structure 2014 INTERNATIONAL SYMPOSIUM ON COMPUTER, CONSUMER AND CONTROL (IS3C 2014), 2014, : 446 - 449
- [46] A High-Speed, Low-Offset and Low-Power Differential Comparator for Analog to Digital Converters PROCEEDINGS INTERNATIONAL SOC DESIGN CONFERENCE 2017 (ISOCC 2017), 2017, : 220 - 221
- [48] A Low-Noise Dynamic Comparator for Low-Power ADCs IEICE TRANSACTIONS ON ELECTRONICS, 2016, E99C (05): : 574 - 580
- [49] Low-Power and Area Efficient N-bit Parallel Processors on a Chip 2016 IEEE ANNUAL INDIA CONFERENCE (INDICON), 2016,