共 50 条
- [21] Low-Power, High-Performance 64-bit CMOS Priority Encoder Using Static-Dynamic Parallel Architecture 2016 5TH INTERNATIONAL CONFERENCE ON MODERN CIRCUITS AND SYSTEMS TECHNOLOGIES (MOCAST), 2016,
- [24] A Low-power High-speed Comparator For Analog To Digital Converters 2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 2010 - 2013
- [26] A Low-power Dynamic Comparator with Digital Calibration for Reduced Offset Mismatch 2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 1283 - 1286
- [27] A 1.55ns 0.015 mm2 64-bit Quad Number Comparator 2009 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PROGRAM, 2009, : 283 - 286
- [28] Design and Implementation of Low Power Clock Gated 64-Bit ALU on Ultra Scale FPGA PROCEEDINGS OF THE 2ND INTERNATIONAL CONFERENCE ON COMMUNICATION SYSTEMS (ICCS-2015), 2016, 1715
- [30] Power - Performance optimal 64-bit carry-lookahead adders ESSCIRC 2003: PROCEEDINGS OF THE 29TH EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2003, : 321 - 324