A Low-Power and Area-Effcient 64-Bit Digital Comparator

被引:5
|
作者
Boppana, N. V. Vijaya Krishna [1 ]
Ren, Saiyu [1 ]
机构
[1] Wright State Univ, Dept Elect Engn, 3640 Colonel Glenn Hwy, Dayton, OH 45435 USA
关键词
Low-power; area-efficient; resource sharing; radix-4 tree structure; multi-threshold; HIGH-PERFORMANCE; HIGH-SPEED; CMOS; LOGIC;
D O I
10.1142/S0218126616501486
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A new low-power and area-efficient radix-4 tree-based 64-bit digital comparator is presented in this paper. The proposed design with 64 XOR-XNOR (XE) blocks is custom implemented in 90nm 1.2V multi-threshold technology using Cadence-Virtuoso layout editor. The 64 bit comparator has an area of 1009 mu m(2), a worst case delay of 858 ps, and a power consumption of 898uW at 1G bit/s. The two features, lower power consumption and smaller area compared to other published comparators, make the proposed design most suitable for low-power portable devices. Resource sharing is an important feature for the proposed design. The 64 XE blocks occupy approximately 60% (600 mu m(2)) of the total comparator area and contributes 54% (484 mu W) of the total worst power consumption. The 64 XE blocks can also be used to design XE based 64-bit adders, encryption devices, etc.
引用
收藏
页数:15
相关论文
共 50 条
  • [21] Low-Power, High-Performance 64-bit CMOS Priority Encoder Using Static-Dynamic Parallel Architecture
    Balobas, Dimitrios
    Konofaos, Nikos
    2016 5TH INTERNATIONAL CONFERENCE ON MODERN CIRCUITS AND SYSTEMS TECHNOLOGIES (MOCAST), 2016,
  • [22] 64-bit carry-select adder with reduced area
    Kim, Y
    Kim, LS
    ELECTRONICS LETTERS, 2001, 37 (10) : 614 - 615
  • [23] A low-power low-offset dynamic comparator for analog to digital converters
    Hassanpourghadi, Mohsen
    Zamani, Milad
    Sharifkhani, Mohammad
    MICROELECTRONICS JOURNAL, 2014, 45 (02) : 256 - 262
  • [24] A Low-power High-speed Comparator For Analog To Digital Converters
    Khorami, Ata
    Dastjerdi, Mahmood Baraani
    Ahmadi, Ali Fotowat
    2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 2010 - 2013
  • [25] High-speed low-power comparator for analog to digital converters
    Khorami, Ata
    Sharifkhani, Mohammad
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2016, 70 (07) : 886 - 894
  • [26] A Low-power Dynamic Comparator with Digital Calibration for Reduced Offset Mismatch
    Chen, Denis Guangyin
    Bermak, Amine
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 1283 - 1286
  • [27] A 1.55ns 0.015 mm2 64-bit Quad Number Comparator
    Kim, Minsu
    Kim, Joo-Young
    Yoo, Hoi-Jun
    2009 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PROGRAM, 2009, : 283 - 286
  • [28] Design and Implementation of Low Power Clock Gated 64-Bit ALU on Ultra Scale FPGA
    Gupta, Ashutosh
    Murgai, Shruti
    Gulati, Anmol
    Kumar, Pradeep
    PROCEEDINGS OF THE 2ND INTERNATIONAL CONFERENCE ON COMMUNICATION SYSTEMS (ICCS-2015), 2016, 1715
  • [29] Low-power GaAs comparator and monostable
    McGregor, I.
    Elgaid, K.
    ELECTRONICS LETTERS, 2010, 46 (17) : 1214 - U70
  • [30] Power - Performance optimal 64-bit carry-lookahead adders
    Zlatanovici, R
    Nikolic, B
    ESSCIRC 2003: PROCEEDINGS OF THE 29TH EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2003, : 321 - 324