A Low-power Dynamic Comparator with Digital Calibration for Reduced Offset Mismatch

被引:0
|
作者
Chen, Denis Guangyin [1 ]
Bermak, Amine [1 ]
机构
[1] Hong Kong Univ Sci & Technol, ECE, Hong Kong, Hong Kong, Peoples R China
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes a fully dynamic analog comparator with digital calibration for very low offset error. In this work, we propose an off-line calibration scheme where the offset error is quantized by successive approximation. During run-time, the offset is cancelled by a digital-to-analog converter ( DAC). We further improve the robustness of this cancellation by using a redundant cell to compensate for any internal mismatch within the DAC. Simulation in 0.18 um CMOS technology shows that our scheme can reduce the offset error to less than 0.86 mV(rms) under 1.8 V supply. The comparator consumes 1.4 pJ, and the clock to data delay is 3.5 ns.
引用
收藏
页码:1283 / 1286
页数:4
相关论文
共 50 条
  • [21] An adaptive analog-to-digital converter based on low-power dynamic latch comparator
    Zhang, Zhaohui
    Zhong, Peixin
    2005 IEEE INTERNATIONAL CONFERENCE ON ELECTRO/INFORMATION TECHNOLOGY (EIT 2005), 2005, : 397 - 402
  • [22] Low-Offset, Low-Power Latched Comparator Using Capacitive Averaging Technique
    Ohhata, Kenichi
    Date, Hiroki
    Arita, Mai
    IEICE TRANSACTIONS ON ELECTRONICS, 2011, E94C (12) : 1889 - 1895
  • [23] High Speed Power Efficient Dynamic Comparator with Low Power Dissipation and Low Offset
    Indu, N.
    Rao, M. Damodhar
    Prasad, V. V. K. D. V.
    METALLURGICAL & MATERIALS ENGINEERING, 2025, 31 (03) : 112 - 118
  • [24] A low-offset low-power and high-speed dynamic latch comparator with a preamplifier-enhanced stage
    Folla, Jerome K.
    Crespo, Maria L.
    Wembe, Evariste T.
    Bhuiyan, Mohammad A. S.
    Cicuttin, Andres
    Essimbi, Bernard Z.
    Reaz, Mamun B. I.
    IET CIRCUITS DEVICES & SYSTEMS, 2021, 15 (01) : 65 - 77
  • [25] A Digital-Based Low-Power Fully Differential Comparator
    Singh, Anil
    Goel, Ayushi
    Agarwal, Alpana
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2017, 26 (01)
  • [26] Ultra Low-power, High-speed Digital Comparator
    Ghasemzadeh, Mehdi
    Najafibisfar, Saeid
    Amini, Abdollah
    PROCEEDINGS OF THE 25TH INTERNATIONAL CONFERENCE MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEM (MIXDES 2018), 2018, : 215 - 217
  • [27] A low-power, low-offset, and power-scalable comparator suitable for low-frequency applications
    Banerjee, Riyanka
    Santosh, M.
    Pandey, Jai Gopal
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2024, 111 (11) : 1858 - 1877
  • [28] A Low Offset Dynamic Comparator with offset Elimination Circuit
    Huang, Cheng
    Lin, Zhilun
    Wu, Jianhui
    Chen, Chao
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2017, 26 (07)
  • [29] A Low-Power 1-V Supply Dynamic Comparator
    Chevella S.
    O'Hare D.
    O'Connell I.
    Chevella, Subhash (subhash.chevella@mcci.ie); Chevella, Subhash (subhash.chevella@mcci.ie), 1600, Institute of Electrical and Electronics Engineers Inc. (03): : 154 - 157
  • [30] Design of a low-power dynamic latched comparator for biomedical applications
    Tyagi, Mohit
    Mittal, Poornima
    Kumar, Parvin
    PHYSICA SCRIPTA, 2025, 100 (01)