A Low-power Dynamic Comparator with Digital Calibration for Reduced Offset Mismatch

被引:0
|
作者
Chen, Denis Guangyin [1 ]
Bermak, Amine [1 ]
机构
[1] Hong Kong Univ Sci & Technol, ECE, Hong Kong, Hong Kong, Peoples R China
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes a fully dynamic analog comparator with digital calibration for very low offset error. In this work, we propose an off-line calibration scheme where the offset error is quantized by successive approximation. During run-time, the offset is cancelled by a digital-to-analog converter ( DAC). We further improve the robustness of this cancellation by using a redundant cell to compensate for any internal mismatch within the DAC. Simulation in 0.18 um CMOS technology shows that our scheme can reduce the offset error to less than 0.86 mV(rms) under 1.8 V supply. The comparator consumes 1.4 pJ, and the clock to data delay is 3.5 ns.
引用
收藏
页码:1283 / 1286
页数:4
相关论文
共 50 条
  • [31] A Low-Power Reduced Kick-Back Comparator with Improved Calibration for High-Speed Flash ADCs
    Torfs, Guy
    Li, Zhisheng
    Bauwelinck, Johan
    Yin, Xin
    Vandewege, Jan
    Van Der Plas, Geert
    IEICE TRANSACTIONS ON ELECTRONICS, 2009, E92C (10): : 1328 - 1330
  • [32] A Low-Power 1-V Supply Dynamic Comparator
    Chevella, Subhash
    O'Hare, Daniel
    O'Connell, Ivan
    IEEE SOLID-STATE CIRCUITS LETTERS, 2020, 3 : 154 - 157
  • [33] A Low-Noise Dynamic Comparator with Offset Calibration for CMOS Image Sensor Architecture
    Sathishkumar, Arumugam
    Saravanan, Siddhan
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2019, 28 (02)
  • [34] A Low-power High-speed Comparator For Analog To Digital Converters
    Khorami, Ata
    Dastjerdi, Mahmood Baraani
    Ahmadi, Ali Fotowat
    2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 2010 - 2013
  • [35] A New Offset Cancelled Latch Comparator for High-Speed, Low-Power ADCs
    Dabbagh-Sadeghipour, Khosrov
    PROCEEDINGS OF THE 2010 IEEE ASIA PACIFIC CONFERENCE ON CIRCUIT AND SYSTEM (APCCAS), 2010, : 13 - 16
  • [36] High-speed low-power comparator for analog to digital converters
    Khorami, Ata
    Sharifkhani, Mohammad
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2016, 70 (07) : 886 - 894
  • [37] A high-speed dynamic comparator with low-power supply voltage
    Ni, Ya-Bo
    Li, Ting
    Huang, Zheng-Bo
    Zhang, Yong
    Xu, Shi-Liu
    2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 1087 - 1089
  • [38] LOW-POWER COMPARATOR DESIGN BASED ON CMOS DYNAMIC LOGIC CIRCUIT
    Patel, Chandrahash
    Veena, C. S.
    PROCEEDINGS ON 2014 2ND INTERNATIONAL CONFERENCE ON EMERGING TECHNOLOGY TRENDS IN ELECTRONICS, COMMUNICATION AND NETWORKING (ET2ECN), 2014,
  • [39] Ultra-low power comparator with dynamic offset cancellation for SAR ADC
    Xin, Xin
    Cai, Jueping
    Xie, Ruilian
    Wang, Peng
    ELECTRONICS LETTERS, 2017, 53 (24) : 1572 - 1574
  • [40] Design of a Dynamic Comparator with Time-Domain Offset Calibration
    Kaczmarczyk, Piotr
    Kmon, Piotr
    PRZEGLAD ELEKTROTECHNICZNY, 2020, 96 (12): : 119 - 122