A 3.6 mW, 90 nm CMOS Gated-Vernier Time-to-Digital Converter With an Equivalent Resolution of 3.2 ps

被引:76
|
作者
Lu, Ping [1 ]
Liscidini, Antonio [1 ]
Andreani, Pietro [1 ]
机构
[1] Univ Pavia, Dept Elect Engn, I-27100 Pavia, Italy
关键词
Gated ring oscillator; time-to-digital converter; Vernier delay line; PHASE-LOCKED LOOP; PLL;
D O I
10.1109/JSSC.2012.2191676
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Two gated ring oscillators (GROs) act as the delay lines in an improved Vernier time-to-digital converter (TDC), where the already small quantization noise of the standard Vernier TDC is further first-order shaped by the GRO operation. The TDC has been implemented in a 90 nm CMOS process and consumes 3 mA from 1.2 V when operating at 25 MHz. The native Vernier resolution of the TDC is 5.8 ps, while the total noise integrated over a bandwidth of 800 kHz yields an equivalent TDC resolution of 3.2 ps.
引用
收藏
页码:1626 / 1635
页数:10
相关论文
共 50 条
  • [31] A Low Temperature Coefficient Time-to-Digital Converter with 1.3 ps Resolution Implemented in a 28 nm FPGA
    Mao, Xiangyu
    Yang, Fei
    Wei, Fang
    Shi, Jiawen
    Cai, Jian
    Cai, Haiwen
    SENSORS, 2022, 22 (06)
  • [32] A 3-Dimensional Vernier Ring Time-to-digital Converter in 0.13μm CMOS
    Yu, Jianjun
    Dai, Fa Foster
    IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE 2010, 2010,
  • [33] A multi-path gated ring oscillator based time-to-digital converter in 65 nm CMOS technology
    江晨
    黄煜梅
    洪志良
    Journal of Semiconductors, 2013, (03) : 81 - 85
  • [34] A multi-path gated ring oscillator based time-to-digital converter in 65 nm CMOS technology
    Jiang Chen
    Huang Yumei
    Hong Zhiliang
    JOURNAL OF SEMICONDUCTORS, 2013, 34 (03)
  • [35] A multi-path gated ring oscillator based time-to-digital converter in 65 nm CMOS technology
    江晨
    黄煜梅
    洪志良
    Journal of Semiconductors, 2013, 34 (03) : 81 - 85
  • [36] TIME-TO-DIGITAL CONVERTER WITH DIRECT CODING AND 100PS RESOLUTION
    KALISZ, J
    SZPLET, R
    ELECTRONICS LETTERS, 1995, 31 (19) : 1658 - 1659
  • [37] A 9 bit, 1.12 ps Resolution 2.5 b/Stage Pipelined Time-to-Digital Converter in 65 nm CMOS Using Time-Register
    Kim, KwangSeok
    Yu, WonSik
    Cho, SeongHwan
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2014, 49 (04) : 1007 - 1016
  • [38] Temperature compensated and gated CMOS ring oscillator for time-to-digital converter application
    Jin Wu
    Lingku Chang
    Wenbo Li
    Lixia Zheng
    Weifeng Sun
    Analog Integrated Circuits and Signal Processing, 2017, 90 : 513 - 521
  • [39] Temperature compensated and gated CMOS ring oscillator for time-to-digital converter application
    Wu, Jin
    Chang, Lingku
    Li, Wenbo
    Zheng, Lixia
    Sun, Weifeng
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2017, 90 (03) : 513 - 521
  • [40] A Low-Power, 9-Bit, 1.2 ps Resolution Two-Step Time-to-Digital Converter in 65 nm CMOS
    Hamza, A.
    Ibrahim, S.
    El-Nozahi, M.
    Dessouky, M.
    2015 IEEE 13TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2015,