Anti-PVT-Variation Low-Power Time-to-Digital Converter Design Using 90-nm CMOS Process

被引:11
|
作者
Wang, Chua-Chin [1 ,2 ]
Chao, Kuan-Yu [1 ]
Sampath, Sivaperumal [3 ]
Suresh, Ponnan [3 ]
机构
[1] Natl Sun Yat Sen Univ, Dept Elect Engn, Kaohsiung 80424, Taiwan
[2] Natl Sun Yat Sen Univ, Inst Undersea Technol, Kaohsiung 80424, Taiwan
[3] Vel Tech, Dept Elect & Commun Engn, Chennai 600054, Tamil Nadu, India
关键词
Delays; Detectors; Image edge detection; Very large scale integration; Temperature measurement; Feature extraction; D flip-flip (DFF); process voltage and temperature (PVT); PVT corner detector; synchronization; time-to-digital converter (TDC); ADC;
D O I
10.1109/TVLSI.2020.3008424
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
One of the most important functional units in digital circuitry for synchronization and measurement is time-to-digital converter (TDC) which always requires higher resolution and accuracy. In this brief, a process, voltage, temperature (PVT)-variation-insensitive TDC featured with a PVT detector is proposed. The PVT detector takes advantage of another delay line with optimized locking conditions to differentiate PVT corners. The proposed TDC is physically realized using a 90-nm CMOS process. On-silicon measurement results demonstrate 30-ps resolution, < 1.5 LSB INL/DNL, and 2.22 mW at 100 MHz and 1.2-V supply voltage.
引用
收藏
页码:2069 / 2073
页数:5
相关论文
共 50 条
  • [1] A 5.4 ps resolution TDC design with anti-PVT-variation mechanism using 90-nm CMOS process
    Wang, Chua-Chin
    Jose, Oliver Lexter July A.
    Avilala, Akhil
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2024, 111 (07) : 1129 - 1142
  • [2] A LOW-POWER CMOS TIME-TO-DIGITAL CONVERTER
    RAISANENRUOTSALAINEN, E
    RAHKONEN, T
    KOSTAMOVAARA, J
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (09) : 984 - 990
  • [3] Low-power CMOS time-to-digital converter
    Univ of Oulu, Oulu, Finland
    IEEE J Solid State Circuits, 9 (984-990):
  • [4] 1.3 V 20 ps time-to-digital converter for frequency synthesis in 90-nm CMOS
    Staszewski, RB
    Vemulapalli, S
    Vallur, P
    Wallberg, J
    Balsara, PT
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2006, 53 (03) : 220 - 224
  • [5] A Low-Power Coarse-Fine Time-to-Digital Converter in 65nm CMOS
    Zhang, Xue-Jiao
    Cui, Ke-Ji
    Zou, Zhuo
    Zheng, Li-Rong
    2015 INTERNATIONAL SYMPOSIUM ON SIGNALS, CIRCUITS AND SYSTEMS (ISSCS), 2015,
  • [6] Time-to-digital converter for RF frequency synthesis in 90 nm CMOS
    Staszewski, RB
    Vemulapalli, S
    Vallur, P
    Wallberg, J
    Balsara, PT
    2005 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS (RFIC) SYMPOSIUM, DIGEST OF PAPERS, 2005, : 473 - 476
  • [7] Low-power, latch-based multistage time-to-digital converter in 65nm CMOS technology
    Razmdideh, Ramin
    Saneei, Mohsen
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2018, 46 (06) : 1264 - 1271
  • [8] A low-power multi-bit Σ△ modulator in 90-nm digital CMOS without DEM
    Yu, J
    Maloberti, F
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (12) : 2428 - 2436
  • [9] A low-cost low-power CMOS time-to-digital converter based on pulse stretching
    Chen, Poki
    Chen, Chun-Chi
    Shen, You-g Shen
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2006, 53 (04) : 2215 - 2220
  • [10] Low-power design of 90-nm SuperH™ processor core
    Yamada, T
    Abe, M
    Nitta, Y
    Ogura, K
    Kusaoke, M
    Ishikawa, M
    Ozawa, M
    Takada, K
    Arakawa, F
    Nishii, O
    Hattori, T
    2005 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, 2005, : 258 - 263