Thermal-aware mapping and placement for 3-D NoC designs

被引:0
|
作者
Addo-Quaye, C [1 ]
机构
[1] Penn State Univ, University Pk, PA 16802 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Networks on Chip (NoC) and 3-D Integrated Circuits have been proposed as solutions to the ever-growing interconnect woes surrounding Systems-On-Chip. 3-D designs however suffer from hotspot creation, due to the increase in the power density of parts of the chip. In this paper, we propose the use of a genetic algorithm for a thermal and communication aware mapping and placement of application tasks on 3-D NoC environment. Our results show a significant reduction in system temperature when compared to a random mapping and placement, and provide an encouraging situation for migration to the 3-D design space.
引用
收藏
页码:25 / 28
页数:4
相关论文
共 50 条
  • [31] A Thermal-Aware Mapping Algorithm for 3D Mesh Network-on-Chip Architecture
    Feng, Gui
    Ge, Fen
    Yu, Shuang
    Wu, Ning
    2013 IEEE 10TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2013,
  • [32] Thermal-Aware Logic Block Placement for 3D FPGAs Considering Lateral Heat Dissipation
    Huang, Juinn-Dar
    Huang, Ya-Shih
    Hsu, Mi-Yu
    Chang, Han-Yuan
    FPGA 12: PROCEEDINGS OF THE 2012 ACM-SIGDA INTERNATIONAL SYMPOSIUM ON FIELD PROGRAMMABLE GATE ARRAYS, 2012, : 268 - 268
  • [33] Thermal-aware incremental floorplanning for 3D ICs
    Li, Xin
    Ma, Yuchun
    Hong, Xianlong
    Dong, Sheqin
    ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 1092 - 1095
  • [34] Thermal-aware detour routing in 3D NoCs
    Mukherjee, Priyajit
    Chatterjee, Navonil
    Chattopadhyay, Santanu
    JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 2020, 144 : 230 - 245
  • [35] Interconnect and thermal-aware floorplanning for 3D microprocessors
    Hung, W. -L.
    Link, G. M.
    Xie, Yuan
    Vijaykrishnan, N.
    Irwin, M. J.
    ISQED 2006: PROCEEDINGS OF THE 7TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2006, : 98 - +
  • [36] Thermal-Aware On-Line Scheduler for 3-D Many-Core Processor Throughput Optimization
    Yu, Cody Hao
    Lung, Chiao-Ling
    Ho, Yi-Lun
    Hsu, Ruei-Siang
    Kwai, Ding-Ming
    Chang, Shih-Chieh
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2014, 33 (05) : 763 - 773
  • [37] A Thermal-Aware Physical Space Reallocation for Open-Channel SSD With 3-D Flash Memory
    Wang, Yi
    Zhang, Mingxu
    Yang, Xuan
    Li, Tao
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2019, 38 (04) : 617 - 627
  • [38] Thermal-Aware Cell and Through-Silicon-Via Co-Placement for 3D ICs
    Cong, Jason
    Luo, Guojie
    Shi, Yiyu
    PROCEEDINGS OF THE 48TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2011, : 670 - 675
  • [39] Thermal-aware Task Placement with Dynamic Thermal Model in an Established Datacenter
    Jiang, Zhigang
    Huang, Wei
    You, Ilsun
    Qian, Zhuzhong
    Lu, Sanglu
    2014 EIGHTH INTERNATIONAL CONFERENCE ON INNOVATIVE MOBILE AND INTERNET SERVICES IN UBIQUITOUS COMPUTING (IMIS), 2014, : 1 - 8
  • [40] Thermal Sensor Placement and Thermal Reconstruction Under Gaussian and Non-Gaussian Sensor Noises for 3-D NoC
    Fu, Yuxiang
    Li, Li
    Pan, Hongbing
    Wang, Kun
    Feng, Fan
    Chen, Qinyu
    Zhang, Chuan
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2019, 38 (11) : 2139 - 2152