TSA-NoC: Learning-Based Threat Detection and Mitigation for Secure Network-on-Chip Architecture

被引:15
|
作者
Wang, Ke [1 ]
Zheng, Hao [1 ]
Louri, Ahmed [2 ]
机构
[1] George Washington Univ, Comp Engn, Washington, DC 20052 USA
[2] George Washington Univ, Elect & Comp Engn, Washington, DC 20052 USA
关键词
Routing; Runtime; Transient analysis; Heuristic algorithms; Circuit faults; Security; Monitoring; Network-on-chip;
D O I
10.1109/MM.2020.3003576
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Networks-on-chip (NoCs) are playing a critical role in modern multicore architecture, and NoC security has become a major concern. Maliciously implanted hardware Trojans (HTs) inject faults into on-chip communications that saturate the network, resulting in the leakage of sensitive data via side channels and significant performance degradation. While existing techniques protect NoCs by detecting and isolating HT-infected components, they inevitably incur occasional inaccurate detection with considerable network latency and power overheads. We propose TSA-NoC, a learning-based design framework for secure and efficient on-chip communication. The proposed TSA-NoC uses an artificial neural network for runtime HT-detection with higher accuracy. Furthermore, we propose a deep-reinforcement-learning-based adaptive routing design for HT mitigation with the aim of minimizing network latency and maximizing energy efficiency. Simulation results show that TSA-NoC achieves up to 97% HT-detection accuracy, 70% improved energy efficiency, and 29% reduced network latency as compared to state-of-the-art HT-mitigation techniques.
引用
收藏
页码:56 / 63
页数:8
相关论文
共 50 条
  • [31] Mesh-of-Tree Based Scalable Network-on-Chip Architecture
    Kundu, Santanu
    Dasari, Radha Purnima
    Chattopadhyay, Santanu
    Manna, Kanchan
    IEEE REGION 10 COLLOQUIUM AND THIRD INTERNATIONAL CONFERENCE ON INDUSTRIAL AND INFORMATION SYSTEMS, VOLS 1 AND 2, 2008, : 314 - +
  • [32] Chain-Mapping for mesh based Network-on-Chip architecture
    Tavanpour, Misagh
    Khademzadeh, Ahmad
    Janidarmian, Majid
    IEICE ELECTRONICS EXPRESS, 2009, 6 (22): : 1535 - 1541
  • [33] PUF-based Secure Test Wrapper Design for Network-on-Chip
    Zhang, Ying
    Li, Yuanxiang
    Chen, Xin
    Yang, Jizhong
    Hua, Yifeng
    Yao, Jiaoyan
    2022 IEEE INTERNATIONAL SYMPOSIUM ON HARDWARE ORIENTED SECURITY AND TRUST (HOST), 2022, : 181 - 184
  • [34] An Efficient Network-on-Chip (NoC) based Multicore Platform for Hierarchical Parallel Genetic Algorithms
    Xue, Yuankun
    Qian, Zhiliang
    Wei, Guopeng
    Bogdan, Paul
    Tsui, Chi-Ying
    Marculescu, Radu
    2014 EIGHTH IEEE/ACM INTERNATIONAL SYMPOSIUM ON NETWORKS-ON-CHIP (NOCS), 2014, : 17 - 24
  • [35] Simulation and Performance Evaluation of a Network-on-Chip Architecture based on SystemC
    Thanh-Vu Le-Van
    Xuan-Tu Tran
    Dien-Tap Ngo
    2012 INTERNATIONAL CONFERENCE ON ADVANCED TECHNOLOGIES FOR COMMUNICATIONS (ATC 2012), 2012, : 170 - 175
  • [36] A Support Vector Regression (SVR)-Based Latency Model for Network-on-Chip (NoC) Architectures
    Qian, Zhi-Liang
    Juan, Da-Cheng
    Bogdan, Paul
    Tsui, Chi-Ying
    Marculescu, Diana
    Marculescu, Radu
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2016, 35 (03) : 471 - 484
  • [37] A heuristic for peak power constrained design of network-on-chip (NoC) based multimode systems
    Bhojwani, P
    Mahapatra, R
    Kim, EJ
    Chen, T
    18TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: POWER AWARE DESIGN OF VLSI SYSTEMS, 2005, : 124 - 129
  • [38] ONoC-SPL: Customized Network-on-Chip (NoC) Architecture and Prototyping for Data-intensive Computation Applications
    Ben Ahmed, Akram
    Mori, Kenichi
    Ben Abdallah, Abderazek
    4TH INTERNATIONAL CONFERENCE ON AWARENESS SCIENCE AND TECHNOLOGY (ICAST 2012), 2012, : 257 - 262
  • [39] Construction of a multidimensional plane network-on-chip architecture based on the hypercube structure
    Wu, Chang
    Li, Yubai
    Peng, Qicong
    Chai, Song
    Yang, Zhongming
    PROGRESS IN NATURAL SCIENCE-MATERIALS INTERNATIONAL, 2009, 19 (05) : 635 - 641
  • [40] Network-on-Chip Based Architecture of H.264 Video Decoder
    Luczak, Adam
    Garstecki, Pawel
    Stankiewicz, Olgierd
    Stepniewska, Marta
    ICSES 2008 INTERNATIONAL CONFERENCE ON SIGNALS AND ELECTRONIC SYSTEMS, CONFERENCE PROCEEDINGS, 2008, : 419 - 422