TSA-NoC: Learning-Based Threat Detection and Mitigation for Secure Network-on-Chip Architecture

被引:15
|
作者
Wang, Ke [1 ]
Zheng, Hao [1 ]
Louri, Ahmed [2 ]
机构
[1] George Washington Univ, Comp Engn, Washington, DC 20052 USA
[2] George Washington Univ, Elect & Comp Engn, Washington, DC 20052 USA
关键词
Routing; Runtime; Transient analysis; Heuristic algorithms; Circuit faults; Security; Monitoring; Network-on-chip;
D O I
10.1109/MM.2020.3003576
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Networks-on-chip (NoCs) are playing a critical role in modern multicore architecture, and NoC security has become a major concern. Maliciously implanted hardware Trojans (HTs) inject faults into on-chip communications that saturate the network, resulting in the leakage of sensitive data via side channels and significant performance degradation. While existing techniques protect NoCs by detecting and isolating HT-infected components, they inevitably incur occasional inaccurate detection with considerable network latency and power overheads. We propose TSA-NoC, a learning-based design framework for secure and efficient on-chip communication. The proposed TSA-NoC uses an artificial neural network for runtime HT-detection with higher accuracy. Furthermore, we propose a deep-reinforcement-learning-based adaptive routing design for HT mitigation with the aim of minimizing network latency and maximizing energy efficiency. Simulation results show that TSA-NoC achieves up to 97% HT-detection accuracy, 70% improved energy efficiency, and 29% reduced network latency as compared to state-of-the-art HT-mitigation techniques.
引用
收藏
页码:56 / 63
页数:8
相关论文
共 50 条
  • [41] Scalable implementation of particle filter-based visual object tracking on network-on-chip (NoC)
    Pinalkumar Engineer
    Rajbabu Velmurugan
    Sachin Patkar
    Journal of Real-Time Image Processing, 2020, 17 : 1117 - 1134
  • [42] Learning-based adaptation to applications and environments in a reconfigurable network-on-chip for reducing crosstalk and dynamic power consumption
    Shen, Jih-Sheng
    Hsiung, Pao-Ann
    Huang, Chun-Hsian
    COMPUTERS & ELECTRICAL ENGINEERING, 2013, 39 (02) : 453 - 464
  • [44] A Silicon Photonics Network-on-Chip Architecture based on Mode and Wavelength Switching
    Velha, Philippe
    Cerutti, Isabella
    Liboiron-Ladouceur, Odile
    Andriolli, Nicola
    2015 IEEE 12TH INTERNATIONAL CONFERENCE ON GROUP IV PHOTONICS (GFP), 2015, : 120 - 121
  • [45] Scalable implementation of particle filter-based visual object tracking on network-on-chip (NoC)
    Engineer, Pinalkumar
    Velmurugan, Rajbabu
    Patkar, Sachin
    JOURNAL OF REAL-TIME IMAGE PROCESSING, 2020, 17 (05) : 1117 - 1134
  • [46] Flyover Architecture for Cluster and TDM-Based Optical Network-On-Chip
    Zhang, Bowen
    Gu, Huaxi
    Yang, Yintang
    Chen, Ke
    Hao, Qinfen
    IEEE PHOTONICS TECHNOLOGY LETTERS, 2014, 26 (24) : 2422 - 2425
  • [47] FPGA Implementation of Buffer-Less NoC Router for SDM-Based Network-on-Chip
    Babu, Y. Amar
    Prasad, G. M. V.
    Solomon, John Bedford
    PROGRESS IN ADVANCED COMPUTING AND INTELLIGENT ENGINEERING, VOL 2, 2018, 564 : 561 - 567
  • [48] A Deep Learning Network-on-Chip (NoC)-Based Switch-Router to Enhance Information Security in Resource-Constrained Devices
    Al Shahrani, Ali M.
    Rizwan, Ali
    Algarni, Abdullah
    Alissa, Khalid A.
    Shabaz, Mohammad
    Singh, Bhupesh Kumar
    Zaki, John
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2023, 33 (04)
  • [49] Eavesdropping Attack Detection Using Machine Learning in Network-on-Chip Architectures
    Sudusinghe, Chamika
    Charles, Subodha
    Ahangama, Sapumal
    Mishra, Prabhat
    IEEE DESIGN & TEST, 2022, 39 (06) : 28 - 38
  • [50] Eavesdropping Attack Detection Using Machine Learning in Network-on-Chip Architectures
    Sudusinghe, Chamika
    Charles, Subodha
    Ahangama, Sapumal
    Mishra, Prabhat
    IEEE Design and Test, 2022, 39 (06): : 28 - 38