共 50 条
- [42] Memory-efficient and high-performance 2-D DCT and IDCT processors based on CORDIC rotation [J]. PROCEEDINGS OF THE 7TH WSEAS INTERNATIONAL CONFERENCE ON MULTIMEDIA SYSTEMS & SIGNAL PROCESSING, 2007, : 7 - +
- [45] An efficient line based VLSI architecture for 2-D lifting DWT [J]. 2004 47TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, CONFERENCE PROCEEDINGS, 2004, : 249 - 252
- [46] An Efficient VLSI Architecture For 2-D Dual-Mode SMDWT [J]. 2013 10TH IEEE INTERNATIONAL CONFERENCE ON NETWORKING, SENSING AND CONTROL (ICNSC), 2013, : 775 - 779
- [47] A VLSI architecture for a fast computation of the 2-D discrete wavelet transform [J]. 2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 3980 - 3983
- [48] Design of an efficient VLSI architecture for 2-D discrete wavelet transforms [J]. IEEE Trans Consum Electron, 1 (135-140):
- [49] A novel efficient VLSI architecture of 2-D discrete wavelet transform [J]. 2008 FOURTH INTERNATIONAL CONFERENCE ON INTELLIGENT INFORMATION HIDING AND MULTIMEDIA SIGNAL PROCESSING, PROCEEDINGS, 2008, : 647 - 650
- [50] An efficient VLSI architecture for 2-D convolution with quadrant symmetric kernels [J]. IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: NEW FRONTIERS IN VLSI DESIGN, 2005, : 303 - 304