A Four Quadrants Parallel-Recursive 2-D DCT/IDCT VLSI Architecture

被引:0
|
作者
Purwita, Ardimas Andi
Adiono, Trio
机构
关键词
Image compression; DCT; Four Quadrants Semi-Parallel-Recursive; transposition buffer; fast; small; DISCRETE COSINE TRANSFORM;
D O I
10.1109/ICETET.2012.52
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
A 2D DCT/IDCT is widely used in image compression system. However, due to its computational intensif, dedicated hardware architecture is required to compress large video data in real-time. This paper propose an efficient architecture to concurently process all macroblock data in 2D DCT/IDCT. As a result, the processing speed is increased up to 13.30 times and no transposition buffer is required. Eliminating transposition buffer is significantly reduced the design size and the processing latency. Moreover, proposed architecture critical path consists only three stage adder which improve system speed. The proposed architecture also does not require a large bit width to produce high quality reconstructed image (High PSNR). It is because the architecture use the multiplier just once for each data. Therefore, the rounding of intermediate data does not cumulative. The design has been implemented and verified in FPGA to real-time show compression and decompression of a moving JPEG. The design has been also synthesized using CMOS 0.18 mu m technology library that results in 12.37 ns critical path.
引用
收藏
页码:233 / 238
页数:6
相关论文
共 50 条
  • [41] An efficient 2-D DCT/IDCT core design using cyclic convolution and adder-based realization
    Guo, JI
    Ju, RC
    Chen, JW
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2004, 14 (04) : 416 - 428
  • [42] Memory-efficient and high-performance 2-D DCT and IDCT processors based on CORDIC rotation
    Tze-Yun Sung
    [J]. PROCEEDINGS OF THE 7TH WSEAS INTERNATIONAL CONFERENCE ON MULTIMEDIA SYSTEMS & SIGNAL PROCESSING, 2007, : 7 - +
  • [43] Parallel and Pipelined 2-D Median Filter Architecture
    Subramaniam, Janarthanam
    Kannan, Raju Jagadeesh
    Ebenezer, David
    [J]. IEEE EMBEDDED SYSTEMS LETTERS, 2018, 10 (03) : 69 - 72
  • [44] Design of an efficient VLSI architecture for 2-D discrete wavelet transforms
    Yu, C
    Chen, SJ
    [J]. IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 1999, 45 (01) : 135 - 140
  • [45] An efficient line based VLSI architecture for 2-D lifting DWT
    Jung, GC
    Jin, DY
    Park, SM
    [J]. 2004 47TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, CONFERENCE PROCEEDINGS, 2004, : 249 - 252
  • [46] An Efficient VLSI Architecture For 2-D Dual-Mode SMDWT
    Hsia, Chih-Hsien
    Chiang, Jen-Shiun
    Chang, Shih-Hao
    [J]. 2013 10TH IEEE INTERNATIONAL CONFERENCE ON NETWORKING, SENSING AND CONTROL (ICNSC), 2013, : 775 - 779
  • [47] A VLSI architecture for a fast computation of the 2-D discrete wavelet transform
    Zhang, Chengjun
    Wang, Chunyan
    Ahmad, M. Omair
    [J]. 2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 3980 - 3983
  • [48] Design of an efficient VLSI architecture for 2-D discrete wavelet transforms
    Department of Electrical Engineering, National Taiwan University, Taipei, Taiwan
    [J]. IEEE Trans Consum Electron, 1 (135-140):
  • [49] A novel efficient VLSI architecture of 2-D discrete wavelet transform
    Hsieh, Chin-Fa
    Tsai, Tsung-Han
    Lai, Chih-Hung
    Shan, Tai-An
    [J]. 2008 FOURTH INTERNATIONAL CONFERENCE ON INTELLIGENT INFORMATION HIDING AND MULTIMEDIA SIGNAL PROCESSING, PROCEEDINGS, 2008, : 647 - 650
  • [50] An efficient VLSI architecture for 2-D convolution with quadrant symmetric kernels
    Zhang, MZ
    Ngo, HT
    Livingston, AR
    Asari, VK
    [J]. IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: NEW FRONTIERS IN VLSI DESIGN, 2005, : 303 - 304