Optimization of global interconnects in high performance VLSI circuits

被引:0
|
作者
Tang, M [1 ]
Mao, JF [1 ]
机构
[1] Shanghai Jiao Tong Univ, Dept Elect Engn, Shanghai 200240, Peoples R China
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a novel methodology of global interconnect optimization for high performance integrated circuits. The impacts of interconnect width and spacing on various performances such as delay, power dissipation and chip area are analyzed A tradeoff exists between delay and power dissipation of global interconnects with repeaters insertion. Optimum line width is determined by the minimum delay-power product which is defined as a figure of merit (FOM). As the silicon area and wireability of chip are taken into account, the delay-power-area product is introduced as another FOM to optimize the global interconnects. Optimizations of global interconnect size with different scenarios are applied for various International Technology Roadmap for Semiconductor technology nodes.
引用
收藏
页码:123 / 128
页数:6
相关论文
共 50 条
  • [21] Analysis of power consumption in VLSI global interconnects
    Shin, Y., Circuits and Systems Society, IEEE CASS; Science Council of Japan; The Inst. of Electronics, Inf. and Communication Engineers, IEICE; The Institute of Electrical and Electronics Engineers, Inc., IEEE (Institute of Electrical and Electronics Engineers Inc.):
  • [22] Analysis of power consumption in VLSI global interconnects
    Shin, Y
    Kim, HO
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 4713 - 4716
  • [23] Repeater insertion and wire sizing optimization for throughput-centric VLSI global interconnects
    Shah, H
    Shin, P
    Bell, B
    Aldredge, M
    Sopory, N
    Davis, J
    IEEE/ACM INTERNATIONAL CONFERENCE ON CAD-02, DIGEST OF TECHNICAL PAPERS, 2002, : 280 - 284
  • [24] High speed RLC equivalent RC delay model for global VLSI interconnects
    Sunil Jadav
    Munish vashishath
    Rajeevan Chandel
    Analog Integrated Circuits and Signal Processing, 2019, 100 : 109 - 117
  • [25] High speed RLC equivalent RC delay model for global VLSI interconnects
    Jadav, Sunil
    vashishath, Munish
    Chandel, Rajeevan
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2019, 100 (01) : 109 - 117
  • [26] Triangular Carbon Nanotube Bundle Interconnects for Subthreshold VLSI Circuits
    Sathyakam, P. Uma
    Mallick, P. S.
    JOURNAL OF ELECTRONIC MATERIALS, 2019, 48 (10) : 6372 - 6381
  • [27] Triangular Carbon Nanotube Bundle Interconnects for Subthreshold VLSI Circuits
    P. Uma Sathyakam
    P. S. Mallick
    Journal of Electronic Materials, 2019, 48 : 6372 - 6381
  • [28] Geometry Induced Crosstalk Reduction in CNT Interconnects for VLSI Circuits
    Sathyakam, P. Uma
    Singh, Paridhi
    Bhardwaj, Priyamanga
    Mallick, P. S.
    ADVANCED SCIENCE LETTERS, 2018, 24 (08) : 5778 - 5784
  • [29] A practical approach to model long MIS interconnects in VLSI circuits
    Jin, ZF
    Laurin, JJ
    Savaria, Y
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2002, 10 (04) : 494 - 507
  • [30] Studies on the Application of Carbon Nanotube as Interconnects for Nanometric VLSI Circuits
    Thiruvenkatesan, C.
    Raja, J.
    2009 SECOND INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN ENGINEERING AND TECHNOLOGY (ICETET 2009), 2009, : 311 - +