Optimization of global interconnects in high performance VLSI circuits

被引:0
|
作者
Tang, M [1 ]
Mao, JF [1 ]
机构
[1] Shanghai Jiao Tong Univ, Dept Elect Engn, Shanghai 200240, Peoples R China
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a novel methodology of global interconnect optimization for high performance integrated circuits. The impacts of interconnect width and spacing on various performances such as delay, power dissipation and chip area are analyzed A tradeoff exists between delay and power dissipation of global interconnects with repeaters insertion. Optimum line width is determined by the minimum delay-power product which is defined as a figure of merit (FOM). As the silicon area and wireability of chip are taken into account, the delay-power-area product is introduced as another FOM to optimize the global interconnects. Optimizations of global interconnect size with different scenarios are applied for various International Technology Roadmap for Semiconductor technology nodes.
引用
收藏
页码:123 / 128
页数:6
相关论文
共 50 条
  • [41] Implementation of artificial neural networks on on-chip interconnects in VLSI circuits
    Kumar, NS
    Kumar, MP
    Anandh, TV
    Raju, S
    Kumar, VA
    PROCEEDINGS OF THE 8TH INTERNATIONAL CONFERENCE ON ELECTROMAGNETIC INTERFERENCE AND COMPATIBILITY, 2003, : 59 - 64
  • [42] MODELING OF RESISTIVE INTERCONNECTS FOR COMPUTER-AIDED ANALYSIS OF VLSI CIRCUITS
    ABUELMAATTI, MT
    ELECTRONICS LETTERS, 1989, 25 (25) : 1734 - 1735
  • [43] Plasmonic interconnects for global wires in integrated circuits
    Chua, Soo-Jin
    Liu, Yan
    Ding, Lu
    Thean, Aaron
    Mei, Ting
    Nijhuis, Christian A.
    INTERNATIONAL JOURNAL OF NANOTECHNOLOGY, 2020, 17 (7-10) : 541 - 549
  • [44] A Novel High-Performance Hybrid Full Adder for VLSI Circuits
    Thiruvengadam Rajagopal
    Arvind Chakrapani
    Circuits, Systems, and Signal Processing, 2021, 40 : 5718 - 5732
  • [45] Designing of ultra-low-power high-speed repeaters for performance optimization of VLSI interconnects at 32nm
    Khursheed, Afreen
    Khare, Kavita
    Haque, Fozia Zia
    INTERNATIONAL JOURNAL OF NUMERICAL MODELLING-ELECTRONIC NETWORKS DEVICES AND FIELDS, 2019, 32 (02)
  • [46] Optimization of high frequency flip-chip interconnects for digital superconducting circuits
    Rafique, M. R.
    Engseth, H.
    Kidiyarova-Shevchenko, A.
    SUPERCONDUCTOR SCIENCE & TECHNOLOGY, 2006, 19 (05): : S354 - S361
  • [47] A Novel High-Performance Hybrid Full Adder for VLSI Circuits
    Rajagopal, Thiruvengadam
    Chakrapani, Arvind
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2021, 40 (11) : 5718 - 5732
  • [48] VLSI implementation of early branch prediction circuits for high performance computing
    Farooqui, AA
    Oklobdzija, VG
    NINTH GREAT LAKES SYMPOSIUM ON VLSI, PROCEEDINGS, 1999, : 30 - 33
  • [49] Global Interconnects in VLSI Complexity Single Flux Quantum Systems
    Jabbari, Tahereh
    Friedman, Eby G.
    2020 ACM/IEEE INTERNATIONAL WORKSHOP ON SYSTEM LEVEL INTERCONNECT PREDICTION (SLIP), 2020,
  • [50] Layout Placement Optimization with Isolation Rings for High-Voltage VLSI Circuits
    Lee, Chih-Wei
    Tseng, Hwa-Yi
    Kuo, Chi-Lien
    Liu, Chien-Nan Jimmy
    Hsia, Chin
    2017 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2017,