Optimization of global interconnects in high performance VLSI circuits

被引:0
|
作者
Tang, M [1 ]
Mao, JF [1 ]
机构
[1] Shanghai Jiao Tong Univ, Dept Elect Engn, Shanghai 200240, Peoples R China
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a novel methodology of global interconnect optimization for high performance integrated circuits. The impacts of interconnect width and spacing on various performances such as delay, power dissipation and chip area are analyzed A tradeoff exists between delay and power dissipation of global interconnects with repeaters insertion. Optimum line width is determined by the minimum delay-power product which is defined as a figure of merit (FOM). As the silicon area and wireability of chip are taken into account, the delay-power-area product is introduced as another FOM to optimize the global interconnects. Optimizations of global interconnect size with different scenarios are applied for various International Technology Roadmap for Semiconductor technology nodes.
引用
收藏
页码:123 / 128
页数:6
相关论文
共 50 条
  • [31] Global optimization for digital MOS circuits performance
    Chen, HM
    Samudra, GS
    Chan, DSH
    Ibrahim, Y
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2000, 19 (01) : 161 - 164
  • [32] Projection based fast passive compact macromodeling of high-speed VLSI circuits and interconnects
    Saraswat, D
    Achar, R
    Nakhla, M
    18TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: POWER AWARE DESIGN OF VLSI SYSTEMS, 2005, : 629 - 633
  • [33] Challenges in ultra deep submicrometer high performance VLSI circuits
    Friedman, EG
    ICECS 2004: 11th IEEE International Conference on Electronics, Circuits and Systems, 2004, : 238 - 238
  • [34] Crosstalk Reduction by Voltage Scaling in Global VLSI Interconnects
    Kaushik, B. K.
    Sarkar, S.
    Agarwal, R. P.
    Joshi, R. C.
    JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2007, 2 (03): : 199 - 221
  • [35] Delay Model for VLSI RLCG Global Interconnects Line
    Maheshwari, V.
    Baboo, Amar
    Kumar, Brajesh
    Kar, R.
    Mandal, D.
    Bhattacharjee, A. K.
    2012 ASIA PACIFIC CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS & ELECTRONICS (PRIMEASIA), 2012, : 201 - 204
  • [36] Impact of Skew and Jitter on the Performance of VLSI Interconnects
    Khanna, Gargi
    Chandel, Rajeevan
    Chandel, Ashwani Kumar
    PROCEEDINGS OF THE 2010 IEEE ASIA PACIFIC CONFERENCE ON CIRCUIT AND SYSTEM (APCCAS), 2010, : 1223 - 1226
  • [37] Special issue: High performance design automation of VLSI interconnects - Guest editorial
    Cho, JD
    VLSI DESIGN, 1998, 7 (01) : I - III
  • [38] High transmission performance integrated antennas on SOI substrate for VLSI wireless interconnects
    Triantafyllou, A
    Farcy, A
    Benech, P
    Ndagijimana, F
    Torres, J
    Exshaw, O
    Tinella, C
    Richard, O
    Raynaud, C
    PROCEEDINGS OF THE IEEE 2005 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2005, : 80 - 82
  • [39] Optimization Techniques for CNT Based VLSI Interconnects - A Review
    Karthikeyan, A.
    Mallick, P. S.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2017, 26 (03)
  • [40] Crosstalk noise model for shielded interconnects in VLSI-based circuits
    Zhang, JM
    Friedman, EG
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2003, : 243 - 244