High speed RLC equivalent RC delay model for global VLSI interconnects

被引:0
|
作者
Sunil Jadav
Munish vashishath
Rajeevan Chandel
机构
[1] YMCAUST Faridabad,Electronics Engineering Department
[2] National Institute of Technology Hamirpur,Electronics and Communication Engineering Department
关键词
Elmore delay model; Sakurai delay model; Current mode;
D O I
暂无
中图分类号
学科分类号
摘要
Current-mode signaling significantly is known for increasing the bandwidth of on-chip interconnects and reduces the overall propagation delay. In this paper feature of current mode interconnects is exploited for investigating the performance of RLC equivalent ReffCT mathematical delay model of interconnects. This is due to a simple RC interconnects model which results a significant error in delay estimation. Due to this equivalency the non ideal effect of inductive behavior at high frequencies and scaled technologies can be suppressed. The dominance of inductance effect is optimized by Simulative Sweep Analysis Techniques (SSAT). Accuracy is verified by analytical and SPICE simulation results. The performance of delay model is further estimated for voltage and current mode interconnects. When test results are estimated with voltage and current mode systems, it is observed that the equivalent model is superior to the traditional Elmore and Sakurai delay model.
引用
收藏
页码:109 / 117
页数:8
相关论文
共 50 条
  • [1] High speed RLC equivalent RC delay model for global VLSI interconnects
    Jadav, Sunil
    vashishath, Munish
    Chandel, Rajeevan
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2019, 100 (01) : 109 - 117
  • [2] High speed RLC equivalent RC delay model using normalized asymptotic function for global VLSI interconnects
    Jadav, Sunil
    Tayal, Shubham
    Chandel, Rajeevan
    Vashishath, Munish
    MICROELECTRONICS JOURNAL, 2021, 107
  • [3] RLC equivalent RC delay model for global VLSI interconnect in current mode signalling
    Jadav, Sunil
    Vashishth, Munish
    Chandel, Rajeevan
    International Journal of Modelling and Simulation, 2015, 35 (01): : 26 - 33
  • [4] An Analytical Crosstalk and Delay Model for VLSI RLC Coupled Interconnects
    Maheshwari, V.
    Khare, K.
    Jha, S. K.
    Kar, R.
    Manda, D., I
    PROCEEDINGS OF THE 2013 3RD IEEE INTERNATIONAL ADVANCE COMPUTING CONFERENCE (IACC), 2013, : 1568 - 1572
  • [5] An Efficient Delay Estimation Model for High Speed VLSI Interconnects
    Kavicharan, M.
    Murthy, N. S.
    Rao, N. Bheema
    2013 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATIONS AND INFORMATICS (ICACCI), 2013, : 1358 - 1362
  • [6] Delay Model for VLSI RLCG Global Interconnects Line
    Maheshwari, V.
    Baboo, Amar
    Kumar, Brajesh
    Kar, R.
    Mandal, D.
    Bhattacharjee, A. K.
    2012 ASIA PACIFIC CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS & ELECTRONICS (PRIMEASIA), 2012, : 201 - 204
  • [7] An analytical delay model for RLC interconnects
    Kahng, AB
    Muddu, S
    ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 4, 1996, : 237 - 240
  • [8] MINIMIZATION OF DELAY AND CROSSTALK IN HIGH-SPEED VLSI INTERCONNECTS
    ZHANG, QJ
    LUM, S
    NAKHLA, MS
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 1992, 40 (07) : 1555 - 1563
  • [9] An analytical delay model for RLC interconnects
    Kahng, AB
    Muddu, S
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1997, 16 (12) : 1507 - 1514
  • [10] RLC signal integrity analysis of high-speed global interconnects
    Huang, XJ
    Cao, Y
    Sylvester, D
    Lin, S
    King, TJ
    Hu, CM
    INTERNATIONAL ELECTRON DEVICES MEETING 2000, TECHNICAL DIGEST, 2000, : 731 - 734