High speed RLC equivalent RC delay model for global VLSI interconnects

被引:0
|
作者
Sunil Jadav
Munish vashishath
Rajeevan Chandel
机构
[1] YMCAUST Faridabad,Electronics Engineering Department
[2] National Institute of Technology Hamirpur,Electronics and Communication Engineering Department
关键词
Elmore delay model; Sakurai delay model; Current mode;
D O I
暂无
中图分类号
学科分类号
摘要
Current-mode signaling significantly is known for increasing the bandwidth of on-chip interconnects and reduces the overall propagation delay. In this paper feature of current mode interconnects is exploited for investigating the performance of RLC equivalent ReffCT mathematical delay model of interconnects. This is due to a simple RC interconnects model which results a significant error in delay estimation. Due to this equivalency the non ideal effect of inductive behavior at high frequencies and scaled technologies can be suppressed. The dominance of inductance effect is optimized by Simulative Sweep Analysis Techniques (SSAT). Accuracy is verified by analytical and SPICE simulation results. The performance of delay model is further estimated for voltage and current mode interconnects. When test results are estimated with voltage and current mode systems, it is observed that the equivalent model is superior to the traditional Elmore and Sakurai delay model.
引用
收藏
页码:109 / 117
页数:8
相关论文
共 50 条
  • [31] Delay and slew analysis of VLSI interconnects using difference model approach
    Ravindra, J. V. R.
    Srinivas, M. B.
    2007 50TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-3, 2007, : 1055 - 1057
  • [32] Signal integrity optimization of high-speed VLSI packages and interconnects
    Zhang, QJ
    Wang, F
    Nakhla, MS
    Bandler, JW
    Biernacki, RM
    48TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE - 1998 PROCEEDINGS, 1998, : 1073 - 1076
  • [33] High-speed and low-power repeater for VLSI interconnects
    A.Karthikeyan
    P.S.Mallick
    Journal of Semiconductors, 2017, 38 (10) : 83 - 87
  • [34] The analytical model for crosstalk noise of current-mode signaling in coupled RLC interconnects of VLSI circuits
    Peng Xu
    Zhongliang Pan
    Journal of Semiconductors, 2017, 38 (09) : 78 - 85
  • [35] Optimization of high-speed VLSI interconnects: A review (Invited article)
    Carleton Univ, Ottawa, Canada
    Int J Microwave Millimeter Wave Comput Aided Eng, 1 (83-107):
  • [36] INTERCONNECTION DELAY IN VERY HIGH-SPEED VLSI
    ZHOU, D
    PREPARATA, FP
    KANG, SM
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS, 1991, 38 (07): : 779 - 790
  • [37] High-speed and low-power repeater for VLSI interconnects
    A.Karthikeyan
    P.S.Mallick
    Journal of Semiconductors, 2017, (10) : 83 - 87
  • [38] Electromagnetic modelling and transient simulation of interconnects in high speed VLSI circuits
    Zhu, Z
    Hong, W
    Chen, Y
    Wang, Y
    IEE PROCEEDINGS-MICROWAVES ANTENNAS AND PROPAGATION, 1996, 143 (05) : 373 - 378
  • [39] TIME-DOMAIN SENSITIVITY OF HIGH-SPEED VLSI INTERCONNECTS
    LIU, N
    NAKHLA, M
    ZHANG, QJ
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 1994, 22 (06) : 479 - 511
  • [40] Delay Modelling of On-Chip RC Global VLSI Interconnect for Step Input
    Maheshwari, V.
    Bhadauria, R. S.
    Jha, Samir Kumar
    Kar, R.
    Mandal, D.
    Bhattacharjee, A. K.
    PROCEEDINGS OF THE 2012 WORLD CONGRESS ON INFORMATION AND COMMUNICATION TECHNOLOGIES, 2012, : 458 - 463