Optimization of global interconnects in high performance VLSI circuits

被引:0
|
作者
Tang, M [1 ]
Mao, JF [1 ]
机构
[1] Shanghai Jiao Tong Univ, Dept Elect Engn, Shanghai 200240, Peoples R China
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a novel methodology of global interconnect optimization for high performance integrated circuits. The impacts of interconnect width and spacing on various performances such as delay, power dissipation and chip area are analyzed A tradeoff exists between delay and power dissipation of global interconnects with repeaters insertion. Optimum line width is determined by the minimum delay-power product which is defined as a figure of merit (FOM). As the silicon area and wireability of chip are taken into account, the delay-power-area product is introduced as another FOM to optimize the global interconnects. Optimizations of global interconnect size with different scenarios are applied for various International Technology Roadmap for Semiconductor technology nodes.
引用
收藏
页码:123 / 128
页数:6
相关论文
共 50 条
  • [1] Repeater insertion in global interconnects in VLSI circuits
    Chandel, R
    Sarkar, S
    Agarwal, RP
    MICROELECTRONICS INTERNATIONAL, 2005, 22 (01) : 43 - 50
  • [2] Width optimization of global inductive VLSI interconnects
    Kaushik, BK
    Sarkar, S
    Agarwal, RP
    MICROELECTRONICS INTERNATIONAL, 2006, 23 (01) : 26 - 30
  • [3] Thermally Aware Modeling and Performance for MWCNT Bundle as VLSI Interconnects for High Performance Integrated Circuits
    Sandha, Karmjit Singh
    Raj, Balwinder
    2015 IEEE 4TH GLOBAL CONFERENCE ON CONSUMER ELECTRONICS (GCCE), 2015, : 560 - 564
  • [4] Optimization of high-speed VLSI interconnects: A review
    Zhang, QJ
    Wang, F
    Nakhla, M
    INTERNATIONAL JOURNAL OF MICROWAVE AND MILLIMETER-WAVE COMPUTER-AIDED ENGINEERING, 1997, 7 (01): : 83 - 107
  • [5] A FREQUENCY-DOMAIN APPROACH TO PERFORMANCE OPTIMIZATION OF HIGH-SPEED VLSI INTERCONNECTS
    LIU, RL
    ZHANG, QJ
    NAKHLA, MS
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 1992, 40 (12) : 2403 - 2411
  • [6] Electromagnetic modelling and transient simulation of interconnects in high speed VLSI circuits
    Zhu, Z
    Hong, W
    Chen, Y
    Wang, Y
    IEE PROCEEDINGS-MICROWAVES ANTENNAS AND PROPAGATION, 1996, 143 (05) : 373 - 378
  • [7] Optimization of throughput performance for low-power VLSI interconnects
    Deodhar, VV
    Davis, JA
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2005, 13 (03) : 308 - 318
  • [8] Terminating load dependent width optimization of global inductive VLSI interconnects
    Kaushik, BK
    Sarkar, S
    Agarwal, RP
    IEEE: 2005 INTERNATIONAL CONFERENCE ON EMERGING TECHNOLOGIES, PROCEEDINGS, 2005, : 301 - 305
  • [9] Application of neural networks to EM-based simulation and optimization of interconnects in high-speed VLSI circuits
    Veluswami, A.
    Nakhla, M.S.
    Zhang, Q.-J.
    IEEE Transactions on Microwave Theory and Techniques, 1997, 45 (5 /2): : 712 - 723
  • [10] Buffer for High Performance in CNT Based VLSI Interconnects
    Karthikeyan, A.
    Mallick, P. S.
    ADVANCED SCIENCE LETTERS, 2018, 24 (08) : 5975 - 5981