Terminating load dependent width optimization of global inductive VLSI interconnects

被引:1
|
作者
Kaushik, BK [1 ]
Sarkar, S [1 ]
Agarwal, RP [1 ]
机构
[1] Indian Inst Technol, Dept Elect & Comp Engn, Roorkee 247667, Uttar Pradesh, India
关键词
D O I
10.1109/ICET.2005.1558898
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
In this paper interconnect Width is optimized for a matched condition to reduce Power and Delay parameters. Width optimization is done for two sets of interconnect terminating conditions viz. 1) by active gate, and 2) by passive capacitance. For a driver interconnect load model terminated by an active gate, a tradeoff exists between short circuit and dynamic power in inductive interconnects, since with wider lines dynamic power increases, but short circuit power of the load gate decreases due to reduced transient delay. Whereas, for a line terminated by a capacitor for, such tradeoff does not exist. The power consumption continues to increase even with reduced transient delay for wider lines. Many of the previous researches have modeled the active gate load at terminating end by its input parasitic gate capacitance. This paper shows that such modeling leads to inaccuracy in estimation of power, and therefore non-optimal width selection, especially for large fan-out conditions.
引用
收藏
页码:301 / 305
页数:5
相关论文
共 50 条
  • [1] Width optimization of global inductive VLSI interconnects
    Kaushik, BK
    Sarkar, S
    Agarwal, RP
    [J]. MICROELECTRONICS INTERNATIONAL, 2006, 23 (01) : 26 - 30
  • [2] Optimization of global interconnects in high performance VLSI circuits
    Tang, M
    Mao, JF
    [J]. 19TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2005, : 123 - 128
  • [3] Analytical crosstalk model with inductive coupling in VLSI interconnects
    Ravindra, J. V. R.
    Srinivas, M. B.
    [J]. 2007 IEEE WORKSHOP ON SIGNAL PROPAGATION ON INTERCONNECTS, 2007, : 221 - 224
  • [4] Peak Noise And Noise Width Modelling For RLC Global Interconnects in Deep Submicron VLSI Circuits
    Maheshwari, V.
    Khare, Kapil
    Mukherjee, Suvra
    Kar, R.
    Mandal, D.
    [J]. 2013 IEEE CONFERENCE ON INFORMATION AND COMMUNICATION TECHNOLOGIES (ICT 2013), 2013, : 321 - 326
  • [5] A NEW REPEATER INSERTION TECHNIQUE FOR THE OPTIMIZATION OF GLOBAL INTERCONNECTS IN NANO-VLSI
    Fathi, Davood
    Forouzandeh, Behjat
    [J]. NANO, 2009, 4 (06): : 345 - 350
  • [6] Analysis of power consumption in VLSI global interconnects
    Shin, Y
    Kim, HO
    [J]. 2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 4713 - 4716
  • [7] Repeater insertion in global interconnects in VLSI circuits
    Chandel, R
    Sarkar, S
    Agarwal, RP
    [J]. MICROELECTRONICS INTERNATIONAL, 2005, 22 (01) : 43 - 50
  • [8] Repeater insertion and wire sizing optimization for throughput-centric VLSI global interconnects
    Shah, H
    Shin, P
    Bell, B
    Aldredge, M
    Sopory, N
    Davis, J
    [J]. IEEE/ACM INTERNATIONAL CONFERENCE ON CAD-02, DIGEST OF TECHNICAL PAPERS, 2002, : 280 - 284
  • [9] Simulation and analysis of inductive impact on VLSI interconnects in the presence of process variations
    Qi, XN
    Lo, SC
    Luo, YS
    Gyure, A
    Shahram, M
    Singhal, K
    [J]. CICC: PROCEEDINGS OF THE IEEE 2005 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2005, : 309 - 312
  • [10] Effect of line resistance and driver width on crosstalk in coupled VLSI interconnects
    Kaushik, Brajesh Kumar
    Sarkar, Sankar
    Agarwal, R. P.
    Joshi, R. C.
    [J]. MICROELECTRONICS INTERNATIONAL, 2007, 24 (03) : 42 - 45